PI7C9X110BNBE Pericom Semiconductor, PI7C9X110BNBE Datasheet - Page 96

IC PCIE TO PCI REV BRG 160LFBGA

PI7C9X110BNBE

Manufacturer Part Number
PI7C9X110BNBE
Description
IC PCIE TO PCI REV BRG 160LFBGA
Manufacturer
Pericom Semiconductor
Datasheets

Specifications of PI7C9X110BNBE

Applications
PCI-to-PCI Bridge
Interface
I²C
Voltage - Supply
1.8 V
Package / Case
160-LBGA
Mounting Type
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Rad Hardened
No
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PI7C9X110BNBE
Manufacturer:
PLX
Quantity:
1 238
Part Number:
PI7C9X110BNBE
Manufacturer:
PERICOM31
Quantity:
193
Part Number:
PI7C9X110BNBE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
PI7C9X110BNBE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
PI7C9X110BNBE
0
7.5.54 CAPABILITY ID REGISTER – OFFSET 80h
7.5.55 NEXT CAPABILITY POINTER REGISTER – OFFSET 80h
7.5.56 SECONDARY STATUS REGISTER – OFFSET 80h
Pericom Semiconductor – Confidential
BIT
31:24
BIT
7:0
BIT
15:8
BIT
16
17
18
19
20
21
FUNCTION
Secondary Maximum
Latency Timer
FUNCTION
FUNCTION
Next Capability Pointer
FUNCTION
64-bit Device on Secondary
Bus Interface
133MHz Capable
Split Completion Discarded
Unexpected Split
Completion
Split Completion Overrun
Split Request Delayed
Capability ID
TYPE
TYPE
TYPE
TYPE
RWC
RWC
RWC
RWC
RO /
RO
RO
RO
RO
RO
Page 96 of 144
DESCRIPTION
This register is valid only in forward bridge mode. It specifies how often that
PI7C9X110 needs to gain access to the primary bus in units of ¼
microseconds.
Reset to 0
DESCRIPTION
Reset to 07h
DESCRIPTION
Point to power management
Reset to 90h
DESCRIPTION
64-bit not supported
Reset to 0
When this bit is 1, PI7C9X110 is 133MHz capable on its secondary bus
interface
Reset to 1 in forward bridge mode or 0 in reverse bridge mode
This bit is a read-only and set to 0 in reverse bridge mode or is read-write in
forward bridge mode
When this is set to 1, a split completion has been discarded by PI7C9X110 at
secondary bus because the requester did not accept the split completion
transaction
Reset to 0
This bit is set to 0 in forward bridge mode or is read-write in reverse bridge
mode
When this is set to 1, an unexpected split completion has been received with
the requester ID equaled to the secondary bus number, device number, and
function number at the PI7X9X110 secondary bus interface
Reset to 0
When this bit is set to 1, a split completion has been terminated by
PI7C9X110 with either a retry or disconnect at the next ADB due to the
buffer full condition
Reset to 0
When this bit is set to 1, a split request is delayed because PI7C9X110 is not
able to forward the split request transaction to its secondary bus due to
insufficient room within the limit specified in the split transaction
commitment limit field of the downstream split transaction control register
Reset to 0
Capability ID
April 2010, Revision 3.0
PCIe-to-PCI Reversible Bridge
PI7C9X110

Related parts for PI7C9X110BNBE