EP2AGX95EF29I5N Altera, EP2AGX95EF29I5N Datasheet - Page 298

no-image

EP2AGX95EF29I5N

Manufacturer Part Number
EP2AGX95EF29I5N
Description
IC ARRIA II GX FPGA 95K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX95EF29I5N

Number Of Logic Elements/cells
89178
Number Of Labs/clbs
3747
Total Ram Bits
6679
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
93674
# I/os (max)
372
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
93674
Ram Bits
7025459.2
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX95EF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX95EF29I5N
Manufacturer:
ALTERA
0
9–18
Table 9–10. FPP Timing Parameters for Arria II GX Devices with the Decompression or Design Security Features Enabled
Arria II Device Handbook Volume 1: Device Interfaces and Integration
t
t
t
t
t
t
t
t
t
t
t
t
f
t
t
t
t
t
t
Notes to
(1) Use these timing parameters when you enable the decompression and design security features.
(2) This value is applicable if you do not delay configuration by externally holding the nSTATUS low.
(3) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width.
(4) The values listed for t
(5) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
(Note
CF2CD
CF2ST0
CFG
STATUS
CF2ST1
CF2CK
ST2CK
DSU
DH
CH
CL
CLK
MAX
DATA
R
CD2UM
CD2CU
CD2UMC
Symbol
t
CH
1)—Preliminary
(2)
= 3.6 ns, and t
Table
nCONFIG low to CONF_DONE low
nCONFIG low to nSTATUS low
nCONFIG low pulse width
nSTATUS low pulse width
nCONFIG high to nSTATUS high
nCONFIG high to first rising edge on DCLK
nSTATUS high to first rising edge of DCLK
Data setup time before rising edge on DCLK
Data hold time after rising edge on DCLK
DCLK high time
DCLK low time
DCLK period
DCLK frequency
Data rate
Input rise time
Input fall time
CONF_DONE high to user mode
CONF_DONE high to CLKUSR enabled
CONF_DONE high to user mode with CLKUSR option on
9–10:
f
CL
= 3.6 ns, respectively.
DH
Table 9–10
when you enable the decompression, the design security features, or both.
For more information about setting device configuration options or creating
configuration files, refer to the
Formats
, t
CH
, and t
chapters in volume 2 of the Configuration Handbook.
CL
are applicable only for Arria II GX devices. For Arria II GZ devices, t
lists the timing parameters for Arria II devices for an FPP configuration
Parameter
Chapter 9: Configuration, Design Security, and Remote System Upgrades in Arria II Devices
(5)
Device Configuration Options
t
4 × maximum
CD2CU
DCLK period
× CLKUSR
Minimum
3.2
3.2
24
period)
500
10
55
+ (8532
2
2
4
8
(4)
(4)
(4)
DH
and
December 2010 Altera Corporation
= 3/(DCLK frequency) + 1,
Fast Passive Parallel Configuration
Maximum
500
500
Configuration File
800
800
125
250
150
40
40
(3)
(3)
Mbps
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EP2AGX95EF29I5N