MT48LC8M32B2P-6 Micron Technology Inc, MT48LC8M32B2P-6 Datasheet - Page 8

MT48LC8M32B2P-6

Manufacturer Part Number
MT48LC8M32B2P-6
Description
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48LC8M32B2P-6

Organization
8Mx32
Density
256Mb
Address Bus
14b
Access Time (max)
17/7.5/5.5ns
Maximum Clock Rate
166MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
165mA
Pin Count
86
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48LC8M32B2P-6
Manufacturer:
MIC
Quantity:
1 000
Part Number:
MT48LC8M32B2P-6
Manufacturer:
MIC
Quantity:
1 000
Part Number:
MT48LC8M32B2P-6F
Manufacturer:
MIC
Quantity:
1 000
Part Number:
MT48LC8M32B2P-6F
Manufacturer:
MIC
Quantity:
1 000
Part Number:
MT48LC8M32B2P-6G
Manufacturer:
MIC
Quantity:
1 000
Table 2:
09005aef8140ad6d
MT48LC8M32B2_2.fm - Rev. B 10/04 EN
11, 13, 74, 76, 77,
79, 80, 82, 83, 85,
31, 33, 34, 36, 37,
39, 40, 42, 45, 47,
48, 50, 51, 53, 54,
14, 30, 57, 69, 70,
25-27, 60-66, 24,
6, 12, 32, 38, 46,
2, 4, 5, 7, 8, 10,
3, 9, 35, 41, 49,
86-PIN TSOP
16, 71, 28, 59
44, 58, 72, 86
1, 15, 29, 43
17, 18, 19
55, 75, 81
52, 78, 84
22, 23
68
67
20
21
56
73
Pin Descriptions (TSOP)
WE#, CAS#,
DQ0–DQ31
SYMBOL
BA0, BA1
DQM0−
A0–A11
DQM3
V
RAS#
V
CLK
CKE
V
CS#
V
DD
NC
SS
DD
SS
Q
Q
Supply DQ Power Supply: Isolated on the die for improved noise immunity.
Supply DQ Ground: Provide isolated ground to DQs for improved noise immunity.
Supply Power Supply: +3.3V ±0.3V.
Supply Ground.
TYPE
Input
Input
Input
Input
Input
Input
Input
I/O
Clock: CLK is driven by the system clock. All SDRAM input signals are sampled
on the positive edge of CLK. CLK also increments the internal burst counter and
controls the output registers.
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CLK signal.
Deactivating the clock provides PRECHARGE POWER-DOWN and SELF REFRESH
operation (all banks idle), ACTIVE POWER-DOWN (row active in any bank) or
CLOCK SUSPEND operation (burst/access in progress). CKE is synchronous
except after the device enters power-down and self refresh modes, where CKE
becomes asynchronous until after exiting the same mode. The input buffers,
including CLK, are disabled during power-down and self refresh modes,
providing low standby power. CKE may be tied HIGH.
Chip Select: CS# enables (registered LOW) and disables (registered HIGH) the
command decoder. All commands are masked when CS# is registered HIGH. CS#
provides for external bank selection on systems with multiple banks. CS# is
considered part of the command code.
Command Inputs: WE#, CAS#, and RAS# (along with CS#) define the command
being entered.
Input/Output Mask: DQM is sampled HIGH and is an input mask signal for write
accesses and an output enable signal for read accesses. Input data is masked
during a WRITE cycle. The output buffers are placed in a High-Z state (two-
clock latency) during a READ cycle. DQM0 corresponds to DQ0–DQ7; DQM1
corresponds to DQ8–DQ15; DQM2 corresponds to DQ16–DQ23 ; and DQM3
corresponds to DQ24–DQ31. DQM0–DQM3 are considered same state when
referenced as DQM.
Bank Address Input(s): BA0 and BA1 define to which bank the ACTIVE, READ,
WRITE, or PRECHARGE command is being applied.
Address Inputs: A0–A11 are sampled during the ACTIVE command (row-address
A0–A10) and READ/WRITE command (column-address A0–A8 with A10 defining
auto precharge) to select one location out of the memory array in the
respective bank. A10 is sampled during a PRECHARGE command to determine
if all banks are to be precharged (A10 [HIGH]) or bank selected by BA0, BA1
(LOW). The address inputs also provide the op-code during a LOAD MODE
REGISTER command.
Data Input/Output: Data bus.
No Connect: These pins should be left unconnected. Pin 70 is reserved for SSTL
reference voltage supply.
8
Micron Technology, Inc., reserves the right to change products or specifications without notice.
DESCRIPTION
©2003 Micron Technology, Inc. All rights reserved.
256Mb: x32
SDRAM

Related parts for MT48LC8M32B2P-6