Z84C3006PEG Zilog, Z84C3006PEG Datasheet - Page 76

IC 6MHZ Z80 CMOS CTC 28-PDIP

Z84C3006PEG

Manufacturer Part Number
Z84C3006PEG
Description
IC 6MHZ Z80 CMOS CTC 28-PDIP
Manufacturer
Zilog
Type
Counter/Timer Circuit (CTC)r
Series
Z80r
Datasheets

Specifications of Z84C3006PEG

Frequency
6MHz
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
8mA
Operating Temperature
-40°C ~ 100°C
Package / Case
28-DIP (0.600", 15.24mm)
Processor Series
Z84C3xx
Core
Z80
Data Bus Width
8 bit
Maximum Clock Frequency
6 MHz
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
Through Hole
Minimum Operating Temperature
- 40 C
Filter Terminals
SMD
Ic Generic Number
84C30
Operating Temperature Min
-40°C
Operating Temperature Max
100°C
Clock Frequency
6MHz
Rohs Compliant
Yes
Cpu Speed
6MHz
Digital Ic Case Style
DIP
No. Of Pins
28
Supply Voltage Range
5V
Operating Temperature Range
-40°C To +100°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Count
-
Lead Free Status / Rohs Status
 Details
Other names
269-3910
Z84C3006PEG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z84C3006PEG
Manufacturer:
ZILOG
Quantity:
1 980
Part Number:
Z84C3006PEG
Manufacturer:
Zilog
Quantity:
1 722
Part Number:
Z84C3006PEG
Manufacturer:
ZILOG
Quantity:
1 980
Part Number:
Z84C3006PEG
Manufacturer:
WSI
Quantity:
4 970
Part Number:
Z84C3006PEG
Manufacturer:
ZILOG
Quantity:
20 000
56
UM008005-0205
Z80 CPU
User’s Manual
Table 8. Exchanges EX and EXX
Block Transfer and Search
Table 9 lists the extremely powerful block transfer instructions. These
instructions operate with three registers.
After the programmer initializes these three registers, any of these four
instructions can be used. The
moves one byte from the location pointed to by HL to the location pointed
to by DE. Register pairs HL and DE are then automatically incremented
and are ready to point to the following locations. The byte counter
(register pair BC) is also decremented at this time. This instruction is
valuable when blocks of data must be moved but other types of
processing are required between each move. The
and Repeat) instruction is an extension of the
load and increment operation is repeated until the byte counter reaches the
count of zero. Thus, this single instruction can move any block of data
from one location to any other.
IMPLIED
REG.
IND.
HL
DE
BC
points to the source location
points to the destination location
is a byte counter
AF
BC
DE
HL
DE
(SP)
AF'
08
BC', DE', and HL' HL
D9
LDI
Implied Addressing
(Load and Increment) instruction
Z80 CPU Instruction Description
LDI
EB
E3
LDIR
instruction. The same
IX
DD
E3
(Load, Increment
IY
FD
E3

Related parts for Z84C3006PEG