PSB50505EV13GXT Lantiq, PSB50505EV13GXT Datasheet - Page 41

no-image

PSB50505EV13GXT

Manufacturer Part Number
PSB50505EV13GXT
Description
Manufacturer
Lantiq
Datasheet

Specifications of PSB50505EV13GXT

Lead Free Status / RoHS Status
Supplier Unconfirmed
Table 11
Block
CV
RB
CK
JT
ICRC
External
RAM
Data Sheet
Functions
External Clock Recovery interface
• Generation of serial communication frames to external clock recovery
• Generation of synchronization for RTS generation by external clock
• Reception of frames with RTS values from external clock recovery circuit
RTS Buffer
• Buffer for 2 incoming RTS values per port
Clock & Reset
• Clock distribution
• Reset control
JTAG interface
• Boundary Scan register
• TAP controller
Internal Clock Recovery Circuit
• Synchronous Residual Time Stamp SRTS
• Adaptive Clock Method ACM
ATM Transmit Buffer
• Compensate packetization delay on the PDH interface.
• Maximum size of 256 ATM cells per port.
• Maximum size of 64 octets per ATM cell.
ATM Receive Buffer
• Maximum size of 16 ATM cells per port.
• Maximum size of 64 octets per ATM cell.
Segmentation Buffer
• Compensate segmentation delay in the ATM network.
• 1024 bytes per port (unstructured CES)
• 256 bytes per timeslot (structured CES)
Reassembly Buffer
• Compensate the Cell Delay Variation (CDV) of the ATM network.
• 512 bytes per timeslot. (structured CES)
Functions of IWE8 Blocks (cont’d)
circuit, containing RTS values and or ACM buffer filling
recovery circuit.
41
PXB 4219E, PXB 4220E, PXB 4221E
Functional Description
IWE8, V3.4
2003-01-20

Related parts for PSB50505EV13GXT