UPD70F3714GC-8BS-A Renesas Electronics America, UPD70F3714GC-8BS-A Datasheet - Page 218

no-image

UPD70F3714GC-8BS-A

Manufacturer Part Number
UPD70F3714GC-8BS-A
Description
MCU 32BIT V850ES/LX2 64-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Ix2r
Datasheet

Specifications of UPD70F3714GC-8BS-A

Core Processor
RISC
Core Size
32-Bit
Speed
20MHz
Connectivity
CSI, UART/USART
Peripherals
LVD, PWM, WDT
Number Of I /o
39
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
6K x 8
Voltage - Supply (vcc/vdd)
3.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3714GC-8BS-A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
216
• Compare operation
When the TPnCE bit is set to 1, 16-bit timer/event counter P starts counting, and the output signals of the TOP00
and TOPm1 pins are inverted. When the count value of the 16-bit counter later matches the set value of the
TPnCCRa register, a compare match interrupt request signal (INTTPnCCa) is generated, and the output signals
of the TOP00 and TOPm1 pins are inverted.
The 16-bit counter continues counting in synchronization with the count clock. When it counts up to FFFFH, it
generates an overflow interrupt request signal (INTTPnOV) at the next clock, is cleared to 0000H, and continues
counting. At this time, the overflow flag (TPnOPT0.TPnOVF bit) is also set to 1. Confirm that the overflow flag is
set to 1 and then clear it to 0 by executing the CLR instruction via software.
The TPnCCRa register can be rewritten while the counter is operating. If it is rewritten, the new value is reflected
at that time by anytime write, and compared with the count value.
INTTPnCC0 signal
INTTPnCC1 signal
TPnCCR0 register
TPnCCR1 register
TOPm1 pin output
TOP00 pin output
INTTPnOV signal
Remark
16-bit counter
TPnOVF bit
TPnCE bit
Figure 6-36. Basic Timing in Free-Running Timer Mode (Compare Function)
FFFFH
0000H
n = 0 to 3
m = 0, 2, 3
a = 0, 1
CHAPTER 6 16-BIT TIMER/EVENT COUNTER P (TMP)
D
10
D
00
D
User’s Manual U17716EJ2V0UD
10
CLR instruction
Cleared to 0 by
D
00
D
10
D
00
Cleared to 0 by
CLR instruction
D
11
D
01
CLR instruction
Cleared to 0 by
D
11
D
D
D
01
01
11
Cleared to 0 by
CLR instruction
D
11

Related parts for UPD70F3714GC-8BS-A