M30833FJFP#U3 Renesas Electronics America, M30833FJFP#U3 Datasheet - Page 303

IC M32C/83 MCU FLASH 100QFP

M30833FJFP#U3

Manufacturer Part Number
M30833FJFP#U3
Description
IC M32C/83 MCU FLASH 100QFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheets

Specifications of M30833FJFP#U3

Core Processor
M32C/80
Core Size
16/32-Bit
Speed
32MHz
Connectivity
CAN, I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
31K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-QFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30833FJFP#U3
Manufacturer:
VISHAY
Quantity:
4 300
Company:
Part Number:
M30833FJFP#U3
Manufacturer:
Renesas Electronics America
Quantity:
135
Company:
Part Number:
M30833FJFP#U3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30833FJFP#U3M30833FJFP#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R
R
M
e
E
3
. v
J
2
0
Table 21.10 Phase-delayed Waveform Output Mode Specifications
Waveform Output Start Condition
Waveform Output Stop Condition
Interrupt Request
OUTC1j Pin
Selectable Function
NOTES:
Output Waveform
21.3.2 Phase-Delayed Waveform Output Mode (Group 0 to 3)
1
9
C
3 .
B
Output signal level of the OUTCij pin (i=0 to 3; j=0 to 7) is inversed every time the value of the base timer
matches that of the GiPOj register. Table 21.10 lists specifications of phase-delayed waveform mode.
Figure 21.25 shows an example of phase-delayed waveform mode operation.
1. Set the FSCj bit in the GiFS register to "0" (waveform generation function selected) when using channels shared by
2. OUTC0
8 /
0
1
3
0
(OUTC1
both time measurement function and waveform generation function
3
J
G
4
a
0 -
n
o r
3 .
1
u
, 1
3
p
0
Item
1
, OUTC0
0
2
(
to OUTC1
M
0
0
3
6
2
C
Page 278
8 /
1
, OUTC0
, 3
7
pins when using group 0 and group 1 cascaded connection)
M
3
2
C
4
f o
(1)
, OUTC0
8 /
4
3
8
• Free-running operation
• The base timer is reset by matching the base timer with the GiPO0 register
The IFEj bit (j=0 to 7) in the GiFE register is set to "1" (channel j function
enabled)
The IFEj bit is set to "0" (channel j function disabled)
The POijR bit in the interrupt request register is set to "1" (interrupt requested)
when the value of the base timer matches that of the GiPOj register. (See
Figure 10.14)
Pulse signal output pin
• Default value set function : Set starting waveform output level
• Inversed output function : Waveform output level is inversed and output from
• Cascaded connection function: Connect group 0 and group 1 to operate as a
) T
8
(the RST2 to RST0 bits in the GiBCR1 register (i=0 to 3) are set to "000
Cycle
"H" and "L" width
(the RST1 bit is set to "1", and the RST0 and RST2 bit are set to "0")
Cycle
"H" and "L" width
the OUTCij pin
32-bit base timer
Setting value of the GiPOj (j=0 to 7) register is 0000
n : setting value of the GiPO0 register, 0001
Setting value of the GiPOj (j=1 to 7) register is 0000
If GiPOj register
5
, OUTC1
0
to OUTC1
n+2, the output level is not inversed
:
:
:
:
7
21. Intelligent I/O (Waveform Generation Function)
2(n+2)
65536 x 2
, OUTC2
f
n+2
f
65536
BTi
BTi
f
f
BTi
BTi
Specification
0
to OUTC2
16
7
, and OUTC3
to FFFD
16
16
to FFFF
to FFFF
16
0
to OUTC3
16
16
2
")
7
pins

Related parts for M30833FJFP#U3