ORT8850H AGERE [Agere Systems], ORT8850H Datasheet - Page 74

no-image

ORT8850H

Manufacturer Part Number
ORT8850H
Description
Field-Programmable System Chip (FPSC) Eight-Channel x 850 Mbits/s Backplane Transceiver
Manufacturer
AGERE [Agere Systems]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ORT8850H
Manufacturer:
ST
Quantity:
50
Part Number:
ORT8850H-1BM680C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ORT8850H-1BM680I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ORT8850H-1BMN680C
Manufacturer:
LAT
Quantity:
150
Part Number:
ORT8850H-2BM680C
Manufacturer:
LATTICE
Quantity:
34
Part Number:
ORT8850H-2BM680C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
ORCA ORT8850 FPSC
Eight-Channel x 850 Mbits/s Backplane Transceiver
Pin Information
Table 31. Embedded Core/FPGA Interface Signal Description (continued)
74
RapidIO Signals (Channel A)
RapidIO Signals (Channel B)
wrxclk_a_fpga
utxd_a<31:0>
zrxd_a<31:0>
zrxsocviol_a
zrxalnviol_a
csysenb_a
csysenb_b
rstn_utx_a
utxtristn_a
Pin Name
zclkstat_a
rstn_rx_a
utxsoc_a
zrxsoc_a
ytristn_a
(continued)
I/O
O
O
O
O
O
O
O
O
O
O
O
O
O
I
System cell processing enable. After reset is released, drive
this signal high when RapidIO is ready to transmit cells. This
signal should be active after all control signals into the
RapidIO are stable.
Synchronous reset for all memory elements clocked by
WRXCLK_A_FPGA (derived from PLL).
Transmit data bus containing four octets synchronized with the
rising edge of the 60 MHz—146 MHz WUTXCLK_FPGA
(derived from PLL) is clocked into the transmit FIFO within the
RapidIO.
Start of cell originating with the core and synchronized with the
rising edge of WUTXCLK_FPGA into the transmit FIFO. Indi-
cates that the first data word on TXD_A bus includes the first
octet of a new cell in bit positions <31:24>.
Synchronous reset for all memory elements in the
WUTXCLK_FPGA domain.
Output 3-state enable (active-low). When active, the TXD_A,
TXSOC_A, and TXCLK_A LVDS drivers are 3-stated.
3-state override for transmit outputs (active-low). This signal is
ignored during reset, but takes priority over all 3-state control
signals otherwise.
32-bit data from the receive module. The bus contains four
octets and reflects data received via the high-speed RXD_A
data bus.
Indicates the presence of the first octet of a new cell within the
first 32-bit data word on the RXD_A bus in bit positions
<31:24>.
Indicates a minimum cell violation within the receive module.
This signal will transition active-high coincident with RXSOC.
This indicates that the new cell overran the previous cell and
that the previous cell is in violation of the minimum cell size.
Indicates an alignment error. An active state signals RXSOC
was captured on a negative RXCLK edge. This signal will stay
high for a single WRXCLK_A_FPGA cycle coincident with
RXSOC.
Indicates the loss or absence of a clock on the LVDS clock
(RXCLK). After the validation of the absence of the clock, this
signal will stay high for the duration of the absence of the
clock.
Derived from high-speed LVDS clock RXCLK (= RXCLK/2).
System cell processing enable. After reset is released, drive
this signal high when RapidIO is ready to transmit cells. This
signal should be active after all control signals into the
RapidIO are stable.
Description
Agere Systems Inc.
August 2001
Data Sheet

Related parts for ORT8850H