ds3102 Maxim Integrated Products, Inc., ds3102 Datasheet - Page 76

no-image

ds3102

Manufacturer Part Number
ds3102
Description
Stratum 3 Timing Card Ic With Synchronous Ethernet Support
Manufacturer
Maxim Integrated Products, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3102
Manufacturer:
DS
Quantity:
2 870
Part Number:
DS3102
Manufacturer:
DS
Quantity:
3 283
Company:
Part Number:
ds3102GN
Quantity:
453
Part Number:
ds3102GN+
Manufacturer:
Microsemi Consumer Medical Product Group
Quantity:
10 000
Part Number:
ds3102GN+
Manufacturer:
MAXIM
Quantity:
8 000
Part Number:
ds3102GN+
Manufacturer:
DALLAS
Quantity:
20 000
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit 7: Auto External Frame Sync Enable (AEFSEN). This bit has two functions depending on the external frame
sync mode. See Section 7.9.2.1.
SYNC1 Modes:
SYNC123 Mode:
Bit 6: Phase-Lock Alarm Timeout (LKATO). This bit controls how phase alarms on input clocks can be
terminated. Phase alarms are indicated by the LOCK bits in the
Bit 5: Local Oscillator Edge (XOEDGE). This bit specifies the significant clock edge of the local oscillator clock
signal on the REFCLK input pin. The faster edge should be selected for best jitter performance. See Section 7.3.
Bit 4: Manual Holdover (MANHO). When this bit is set to 1 the T0 DPLL holdover frequency is set by the
HOFREQ field in the HOCR1, HOCR2, and
holdover control fields. See Section 7.7.1.6.
Bit 3: External Frame-Sync Enable (EFSEN). When this bit is set to 1, the T0 DPLL looks for an external frame-
sync signal on the SYNCn pin(s). In SYNC123 mode if AEFSEN = 1, EFSEN is automatically cleared when the T0
DPLL’s selected reference changes. See Section 7.9.2.1.
Bit 2: SONET or SDH Frequencies (SONSDH). This bit specifies the clock rate for input clocks with FREQ = 0001
in the
Section 7.4.2.
Bit 0: Revertive Mode (REVERT). This bit configures the T0 DPLL for revertive or nonrevertive operation. (The T4
DPLL is always revertive). In revertive mode, if an input clock with a higher priority than the selected reference
becomes valid, the higher priority reference immediately becomes the selected reference. In nonrevertive mode the
higher priority reference does not immediately become the selected reference but does become the highest priority
reference in the priority table (REF1 field in the
Rev: 012108
____________________________________________________________________________________________ DS3102
0 = SYNC1 Manual Mode: External frame sync is manually enabled on the SYNC1 pin when EFSEN = 1.
1 = SYNC1 Auto Mode: External frame sync is automatically enabled on the SYNC1 pin when EFSEN = 1 and
the T0 DPLL is locked to the input clock specified in FSCR3:SOURCE.
0 = EFSEN is not automatically cleared when the T0 DPLL’s selected reference changes.
1 = EFSEN is automatically cleared when the T0 DPLL’s selected reference changes.
0 = Phase alarms on input clocks can only be cancelled by software.
1 = Phase alarms are automatically cancelled after a timeout period of 128 seconds.
0 = Rising edge
1 = Falling edge
0 = Standard holdover: holdover frequency is learned by the T0 DPLL from the selected reference.
1 = Manual holdover: holdover frequency is taken from the HOFREQ field.
0 = Disable external frame sync; ignore SYNCn pins.
1 = Enable external frame sync on SYNCn pin(s).
0 = 2048kHz
1 = 1544kHz
ICR
(EFSEN must be set again by system software to enable it again.)
registers (20h to 28h). During reset the default value of this bit is latched from the SONSDH pin. See
AEFSEN
7
1
LKATO
6
1
MCR3
Master Configuration Register 3
34h
XOEDGE
5
0
HOCR3
PTAB1
MANHO
registers. When MANHO = 1, it has priority over any other
register). See Section 7.6.2.
4
0
ISR
EFSEN
registers.
3
1
SONSDH
see below
2
1
1
REVERT
76 of 141
0
0

Related parts for ds3102