ADV7343BSTZ Analog Devices Inc, ADV7343BSTZ Datasheet - Page 50

IC ENCODER VIDEO W/DAC 64-LQFP

ADV7343BSTZ

Manufacturer Part Number
ADV7343BSTZ
Description
IC ENCODER VIDEO W/DAC 64-LQFP
Manufacturer
Analog Devices Inc
Type
Video Encoderr
Datasheet

Specifications of ADV7343BSTZ

Applications
DVD, Blu-Ray
Voltage - Supply, Analog
3.3V
Voltage - Supply, Digital
1.8V
Mounting Type
Surface Mount
Package / Case
64-LQFP
Supply Voltage Range
1.71V To 1.89V
Operating Temperature Range
-40°C To +85°C
Tv / Video Case Style
LQFP
No. Of Pins
64
Svhc
No SVHC (18-Jun-2010)
Operating Temperature Max
85°C
Operating
RoHS Compliant
Input Format
Digital
Output Format
Analogue
Dac Resolution
11bit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7343BSTZ
Manufacturer:
ADI
Quantity:
301
Part Number:
ADV7343BSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADV7343BSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7343BSTZ-3
Manufacturer:
ADI
Quantity:
246
Company:
Part Number:
ADV7343BSTZ-3
Quantity:
626
Company:
Part Number:
ADV7343BSTZ-3
Quantity:
320
ADV7342/ADV7343
DESIGN FEATURES
OUTPUT OVERSAMPLING
The ADV7342/ADV7343 include two on-chip phase-locked
loops (PLLs) that allow for oversampling of SD, ED, and HD
video data. Table 41 shows the various oversampling rates
supported in the ADV7342/ADV7343.
SD Only, ED Only, and HD Only Modes
PLL 1 is used in SD only, ED only, and HD only modes. PLL 2 is
unused in these modes. PLL 1 is disabled by default and can be
enabled using Subaddress 0x00, Bit 1 = 0.
SD and ED/HD Simultaneous Modes
Both PLL 1 and PLL 2 are used in simultaneous modes. The use
of two PLLs allows for independent oversampling of SD and
ED/HD video. PLL 1 is used to oversample SD video data, and
PLL 2 is used to oversample ED/HD video data. In simultaneous
modes, PLL 2 is always enabled. PLL 1 is disabled by default and
can be enabled using Subaddress 0x00, Bit 1 = 0.
ED/HD NONSTANDARD TIMING MODE
Subaddress 0x30, Bits[7:3] = 00001
For any ED/HD input data that does not conform to the
standards available in the ED/HD standard table (Subaddress
0x30, Bits[7:3]), the ED/HD nonstandard timing mode can be
used to interface to the ADV7342/ADV7343. ED/HD
Table 41. Output Oversampling Modes and Rates
Input Mode
Subaddress 0x01 Bits[6:4]
000
000
001/010
001/010
001/010
001/010
011/100
011/100
011/100
011/100
111
111
Table 42. ED/HD Nonstandard Timing Mode Synchronization Signal Generation
Output Level Transition
b to c
c to a
a to b
c to b
1
2
a = trilevel synchronization pulse level; b = blanking level/active video level; c = synchronization pulse level.
If P_VSYNC = 1, it should transition to 0. If P_VSYNC = 0, it should remain at 0. If trilevel synchronization pulse generation is not required, P_VSYNC should always be 0.
SD only
SD only
ED only
ED only
HD only
HD only
SD and ED
SD and ED
SD and HD
SD and HD
ED only (at 54 MHz)
ED only (at 54 MHz)
1
PLL and Oversampling Control
Subaddress 0x00, Bit 1
1
0
1
0
1
0
1
0
1
0
1
0
Rev. A | Page 50 of 104
P_HSYNC
1 to 0
0
0 to 1
0 to 1
nonstandard timing mode can be enabled by setting Subaddress
0x30, Bits[7:3] to 00001.
A clock signal must be provided on the CLKIN_A pin.
P_HSYNC and P_VSYNC must be toggled by the user to
generate the appropriate horizontal and vertical synchronization
pulses on the analog output from the encoder.
the various output levels that can be generated.
transitions required to generate these output levels.
Embedded EAV/SAV timing codes are not supported in ED/HD
nonstandard timing mode.
The user must ensure that appropriate pixel data is applied to
the encoder where the blanking level is expected at the output.
Macrovision (ADV7342 only) and output oversampling are not
available in ED/HD nonstandard timing mode.
a = TRI-LEVEL SYNCHRONIZATION PULSE LEVEL.
b = BLANKING LEVEL/ACTIVE VIDEO LEVEL.
c = SYNCHRONIZATION PULSE LEVEL.
ANA
OUTPUT
b
LOG
Figure 59. ED/HD Nonstandard Timing Mode Output Levels
c
a
Oversampling Mode and Rate
SD (2×)
SD (16×)
ED (1×)
ED (8×)
HD (1×)
HD (4×)
SD (2×) and ED (8×)
SD (16×) and ED (8×)
SD (2×) and HD (4×)
SD (16×) and HD (4×)
ED only (at 54 MHz) (1×)
ED only (at 54 MHz) (8×)
BLANKING LEVEL
b
P_VSYNC
1 to 0 or 0
0 to 1
1
0
2
ACTIVE VIDEO
Figure 59
Table 42
b
illustrates
lists the

Related parts for ADV7343BSTZ