RG82845G S L66F Intel, RG82845G S L66F Datasheet - Page 74

no-image

RG82845G S L66F

Manufacturer Part Number
RG82845G S L66F
Description
Manufacturer
Intel
Datasheet

Specifications of RG82845G S L66F

Lead Free Status / RoHS Status
Not Compliant
Register Description
3.5.1.33
74
Note: Software clears bits in this register by writing a 1 to the bit position.
ERRSTS—Error Status Register (Device 0)
Address Offset:
Default Value:
Access:
Size:
This register is used to report various error conditions via the SERR HI messaging mechanism. An
SERR HI message is generated on a zero to one transition of any of these flags (if enabled by the
ERRCMD and PCICMD registers). These bits are set regardless of whether or not the SERR is
enabled and generated.
15:10
Bit
1:0
9
8
7
6
5
4
3
2
Intel Reserved.
Non-DRAM Lock Error (NDLOCK).
1 = The GMCH has detected a lock operation to memory space that did not map into SDRAM.
Software Generated SMI Flag.
1 = This indicates the source of an SMI was a Software SMI Trigger.
Intel Reserved.
SERR on HI Target Abort (TAHLA).
1 = GMCH has detected that an GMCH originated hub interface cycle was terminated with a Target
GMCH Detects Unimplemented HI Special Cycle (HIAUSC).
1 = GMCH detected an Unimplemented Special Cycle on the hub interface.
AGP Access Outside of Graphics Aperture Flag (OOGF).
1 = AGP access occurred to an address that is outside of the graphics aperture range.
Invalid AGP Access Flag (IAAF).
1 = AGP access was attempted outside of the graphics aperture and either to the 640 KB –1 MB
Invalid Graphics Aperture Translation Table Entry (ITTEF).
1 = An invalid translation table entry was returned in response to an AGP access to the graphics
Intel Reserved.
Abort completion packet or special cycle.
range or above the top of memory.
aperture.
C8–C9h
0000h
R/WC
16 bits
Intel
Description
®
82845G/82845GL/82845GV GMCH Datasheet

Related parts for RG82845G S L66F