M30260F6AGP#U5A Renesas Electronics America, M30260F6AGP#U5A Datasheet - Page 179

IC M16C MCU FLASH 48K 48LQFP

M30260F6AGP#U5A

Manufacturer Part Number
M30260F6AGP#U5A
Description
IC M16C MCU FLASH 48K 48LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/Tiny/26r
Datasheet

Specifications of M30260F6AGP#U5A

Core Processor
M16C/60
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, PWM, Voltage Detect, WDT
Number Of I /o
39
Program Memory Size
48KB (48K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
48-LQFP
Cpu Family
R8C
Device Core Size
16b
Frequency (max)
20MHz
Interface Type
UART
Total Internal Ram Size
2KB
# I/os (max)
39
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
3V
On-chip Adc
12-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-20C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
48
Package Type
LQFP
Package
48LQFP
Family Name
R8C
Maximum Speed
20 MHz
Operating Supply Voltage
3.3|5 V
Data Bus Width
16 Bit
Number Of Programmable I/os
39
Number Of Timers
8
For Use With
R0K33026AS000BE - KIT DEV EVALUATION M16C/26A
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30260F6AGP#U5AM30260F6AGP#D3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30260F6AGP#U5AM30260F6AGP#U3
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30260F6AGP#U5AM30260F6AGP#U3A
Manufacturer:
RENESAS
Quantity:
5 000
Company:
Part Number:
M30260F6AGP#U5AM30260F6AGP#U3A
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30260F6AGP#U5AM30260F6AGP#U3A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
R
R
M
e
E
1
. v
J
6
Table 13.1.3.2. Registers to Be Used and Settings in I
NOTE:
0
C
2
Register
U2TB
(1)
U2RB
(1)
U2BRG 0 to 7
U2MR
(1)
U2C0
U2C1
U2SMR IICM
U2SMR2 IICM2
U2SMR3 0, 2, 4 and NODC Set to “0”
9
0 .
B
2 /
1. Not all register bits are described above. Set those bits to “0” when writing to the registers in I
0
0
6
2
mode.
A
0
F
2
e
G
0 -
b
1 .
o r
2
0 to 7
0 to 7
8
ABT
OER
SMD2 to SMD0
CKDIR
IOPOL
CLK1, CLK0
CRS
TXEPT
CRD
NCH
CKPOL
UFORM
TE
TI
RE
RI
U2IRS
U2RRM,
U2LCH, U2ERE
ABC
BBS
3 to 7
CSC
SWC
ALS
STAC
SWC2
SDHI
7
CKPH
DL2 to DL0
0
, 5
u
0
p
2
(
0
M
0
7
Bit
1
6
C
page 160
2 /
6
, A
M
Set transmission data
Reception data can be read
ACK or NACK is set in this bit
Arbitration lost detection flag
Overrun error flag
Set a transfer rate
Set to ‘010
Set to “0”
Set to “0”
Select the count source for the U2BRG
register
Invalid because CRD = 1
Transmit buffer empty flag
Set to “1”
Set to “1”
Set to “0”
Set to “1”
Set this bit to “1” to enable transmission
Transmit buffer empty flag
Set this bit to “1” to enable reception
Reception complete flag
Invalid
Set to “0”
Set to “1”
Select the timing at which arbitration-lost Invalid
is detected
Bus busy flag
Set to “0”
Refer to Table 13.1.3.4 I
Set this bit to “1” to enable clock
synchronization
Set this bit to “1” to have SCL
fixed to “L” at the falling edge of the 9th
bit of clock
Set this bit to “1” to have SDA
stopped when arbitration-lost is detected
Set to “0”
Set this bit to “1” to have SCL
forcibly pulled low
Set this bit to “1” to disable SDA
Set to “0”
Refer to Table 13.1.3.4 I
Set the amount of SDA
1
f o
6
C
3
2
2 /
9
6
, B
2
M
1
Master
6
C
2 /
2
2
C bus Mode Functions
C bus Mode Functions
6
) T
2
digital delay
2
2
2
output
output
output
2
2
C bus Mode (1) (Continued)
output
Function
Set transmission data
Reception data can be read
ACK or NACK is set in this bit
Invalid
Overrun error flag
Invalid
Set to ‘010
Set to “1”
Set to “0”
Invalid
Invalid because CRD = 1
Transmit buffer empty flag
Set to “1”
Set to “1”
Set to “0”
Set to “1”
Set this bit to “1” to enable transmission
Transmit buffer empty flag
Set this bit to “1” to enable reception
Reception complete flag
Invalid
Set to “0”
Set to “1”
Bus busy flag
Set to “0”
Refer to Table 13.1.3.4 I
Set to “0”
Set this bit to “1” to have SCL
fixed to “L” at the falling edge of the 9
bit of clock
Set to “0”
Set this bit to “1” to initialize UART2 at
start condition detection
Set this bit to “1” to have SCL
forcibly pulled low
Set this bit to “1” to disable SDA
Set to “0”
Set to “0”
Refer to Table 13.1.3.4 I
Set the amount of SDA
2
Slave
2
2
C bus Mode Functions
C bus Mode Functions
2
digital delay
2
2
output
output
13. Serial I/O
2
output
2
C bus
th

Related parts for M30260F6AGP#U5A