HW-V5-ML555-G Xilinx Inc, HW-V5-ML555-G Datasheet - Page 70
![BOARD EVAL FOR VIRTEX-5 ML555](/photos/9/26/92639/hw-v5-ml555-g_sml.jpg)
HW-V5-ML555-G
Manufacturer Part Number
HW-V5-ML555-G
Description
BOARD EVAL FOR VIRTEX-5 ML555
Manufacturer
Xilinx Inc
Series
Virtex™ -5r
Type
FPGAr
Datasheet
1.HW-V5-PCIE2-UNI-G.pdf
(108 pages)
Specifications of HW-V5-ML555-G
Contents
Board, Cables, CD
Silicon Manufacturer
Xilinx
Features
Parallel Connectivity, Three On-board Clock Sources
Kit Contents
Board, Cables, CD, Power Supply
Silicon Family Name
Virtex-5
Silicon Core Number
XC5VLX50T-1FF1136
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
Virtex™-5 FPGA
For Use With
HW-AFX-SMA-SFP - CONVERSION MODULE SMA - SFPHW-AFX-SMA-SATA - CONVERSION MODULE SMA - SATAHW-AFX-SMA-RJ45 - CONVERSION MODULE SMA - RJ45HW-AFX-SMA-HSSDC2 - CONVERSION MODULE SMA - HSSDC2HW-AFX-BERG-EPHY - DAUGHTER CARD PHY BERG-EPHY
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1586
HW-V5-ML555-G
HW-V5-ML555-G
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Chapter 3: Hardware Description
Table 3-26: FPGA Clock-Capable I/O Connectivity
70
STROBE
SCLOCK
PCIBUSCLK1
FPGA_CLK_30MHZ
GPIO2_I10_N
GP1O2_I10_P
GPIO2_I11_N
GP1O2_I11_P
GPIO2_I12_N
GP1O2_I12_P
GPIO2_I13_N
GP1O2_I13_P
PLOAD
SDATA
M,N
Signal Name
Clock-Capable I/O Pins Associated with Clock Inputs
T1
Figure 3-13
operation. The parallel mode has priority over serial mode.
Some clock-capable input and output pins of the FPGA are connected to clocking sources
on the ML555 board.
along with their FPGA bank numbers and I/O bank reference voltages.
FPGA Pin FPGA Bank Bank V
T0
Figure 3-13: Serial Configuration Interface Timing
AD32
AG5
AF5
AF6
AE7
L34
W7
W6
V7
Y6
NULL
is a timing diagram showing the serial and parallel programming modes of
STROBE
SCLOCK
N1
PLOAD
SDATA
20 ns min.
M,N
18
11
13
Table 3-26
N0
www.xilinx.com
M8
summarizes these FPGA clock capable inputs and outputs,
100 ns max.
M7
CCO
3.0
3.0
2.5
M6
(Volts)
20 ns min.
User-defined LVDS general-purpose I/O
interface
Regional PCI bus applications
User defined
Virtex-5 FPGA ML555 Development Kit
UG201 (v1.4) March 10, 2008
M2
Function
M1
M0
UG201_c3_12_092706
R