SI5325/26-EVB Silicon Laboratories Inc, SI5325/26-EVB Datasheet - Page 51

BOARD EVAL FOR SI5325/26

SI5325/26-EVB

Manufacturer Part Number
SI5325/26-EVB
Description
BOARD EVAL FOR SI5325/26
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI5325/26-EVB

Main Purpose
Timing, Clock Generator
Utilized Ic / Part
SI5325, SI5326
Processor To Be Evaluated
Si5325 and Si5326
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Si5325
D
Revision 0.23 to Revision 0.24
Revision 0.24 to Revision 0.25
Revision 0.25 to Revision 0.26
Revision 0.26 to Revision 0.3
Revision 0.3 to Revision 0.4
51
OCUMENT
Clarified that the two outputs have a common, higher
frequency source on page 1.
Changed LVTTL to LVCMOS in Table 2, “Absolute
Maximum Ratings,” on page 5.
Added Figure 1, “Typical Phase Noise Plot,” on page
4.
Updated “2. Pin Descriptions: Si5325”.


Updated "5. Ordering Guide" on page 47.
Added “7. Recommended PCB Layout”.
Updated Section "2. Pin Descriptions: Si5325" on
page 9.
Removed Figure 1. “Typical Phase Noise Plot.”
Changed pins 11 and 15 from NC to VDD in “2. Pin
Descriptions: Si5325”.
Changed 1.8 V operating range to ±5%.
Updated Table 1 on page 4.
Updated Table 2 on page 5.
Added page 6.
Updated "1. Functional Description" on page 8.
Clarified "2. Pin Descriptions: Si5325" on page 9
including pull-up/pull-down.
Added register map
Lowered minimum CKOUT frequency
Updated spec tables



Added to spec table


No bypass mode with CMOS outputs
Removed references to latency control, INC, and DEC.
Changed font for register names to underlined italics.
ESD tolerance, Table 2 on page 5
Minimum input and output clock frequencies, Table 1 on
page 4
Absolute maximum VDD voltage, Table 2 on page 5
CKIN voltage limits, Table 2 on page 5
Typical jitter and phase noise values, Table 1 on page 4
C
HANGE
L
IST
Preliminary Rev. 0.4

Related parts for SI5325/26-EVB