MT4VDDT3232UY-6K1 Micron Technology Inc, MT4VDDT3232UY-6K1 Datasheet - Page 11

no-image

MT4VDDT3232UY-6K1

Manufacturer Part Number
MT4VDDT3232UY-6K1
Description
MODULE DDR 128MB 167MHZ 172-DIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT4VDDT3232UY-6K1

Memory Type
DDR SDRAM
Memory Size
128MB
Speed
333MT/s
Package / Case
172-UDIMM
Main Category
DRAM Module
Sub-category
DDR SDRAM
Module Type
100UDIMM
Device Core Size
32b
Organization
32Mx32
Total Density
128MByte
Chip Density
256Mb
Access Time (max)
700ps
Maximum Clock Rate
333MHz
Operating Supply Voltage (typ)
2.5V
Operating Current
700mA
Number Of Elements
4
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Pin Count
100
Mounting
Socket
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Commands
Operation Truth Table, provide a general reference of
available commands. For a more detailed description
Table 8:
CKE is HIGH for all commands shown except SELF REFRESH; all states and sequences not shown are illegal or reserved
NOTE:
Table 9:
Used to mask write data; provided coincident with the corresponding data
pdf: 09005aef808da768, source: 09005aef808d2e9a
DD4C16_32x32UG.fm - Rev. D 9/04 EN
1. DESELECT and NOP are functionally interchangeable.
2. BA0–BA1 provide device bank address and A0–A11 (64MB) or A0–A12 (128MB) provide row address.
3. BA0–BA1 provide device bank address; A0–A9 provide column address; A10 HIGH enables the auto precharge feature
4. Applies only to read bursts with auto precharge disabled; this command is undefined (and should not be used) for READ
5. A10 LOW: BA0–BA1 determine which device bank is precharged. A10 HIGH: all device banks are precharged and BA0–
6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
7. Internal refresh counter controls row addressing; all inputs and I/Os are “Don’t Care” except for CKE.
8. BA0–BA1 select either the mode register or the extended mode register (BA0 = 0, BA1 = 0 select the mode register; BA0
NAME (FUNCTION)
NAME (FUNCTION)
DESELECT (NOP)
NO OPERATION (NOP)
ACTIVE (Select bank and activate row)
READ (Select bank and column, and start READ burst)
WRITE (Select bank and column, and start WRITE burst)
BURST TERMINATE
PRECHARGE (Deactivate row in bank or banks)
AUTO REFRESH or SELF REFRESH (Enter self refresh mode)
LOAD MODE REGISTER
WRITE Enable
WRITE Inhibit
Table 8, Commands Truth Table, and Table 9, DM
(nonpersistent), and A10 LOW disables the auto precharge feature.
bursts with auto precharge enabled and for WRITE bursts.
BA1 are “Don’t Care.”
= 1, BA1 = 0 select extended mode register; other combinations of BA0–BA1 are reserved). A0–A11 (64MB) or A0–A12
(128MB) provide the op-code to be written to the selected mode register.
Commands Truth Table
DM Operation Truth Table
11
CS#
H
of commands and operations, refer to the 128Mb or
256Mb DDR SDRAM component data sheet.
L
L
L
L
L
L
L
L
Micron Technology, Inc., reserves the right to change products or specifications without notice.
RAS#
X
H
H
H
H
L
L
L
L
CAS#
64MB, 128MB (x32, SR)
X
H
H
H
H
L
L
L
L
100-PIN DDR UDIMM
WE#
H
H
H
H
X
L
L
L
L
©2004 Micron Technology, Inc. All rights reserved.
Bank/Row
Bank/Col
Bank/Col
Op-Code
ADDR
Code
X
X
X
X
DM
H
L
NOTES
6, 7
1
1
2
3
3
4
5
8
Valid
DQS
X

Related parts for MT4VDDT3232UY-6K1