MC68HC912BD32CFU10 FREESCALE [Freescale Semiconductor, Inc], MC68HC912BD32CFU10 Datasheet - Page 240

no-image

MC68HC912BD32CFU10

Manufacturer Part Number
MC68HC912BD32CFU10
Description
Advance Information
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
Development Support
MC68HC912BD32 Rev 1.0
SPEEDUP PULSE
START OF BIT TIME
BKGD PIN
BKGD PIN
DRIVE TO
B CLOCK
(TARGET
TARGET MCU
HOST
DRIVE AND
MCU)
PERCEIVED
Figure 58 BDM Target to Host Serial Bit Timing (Logic 0)
Figure 57
MC68HC912BD32 MCU. Since the host is asynchronous to the target
MCU, there is a 0-to-1 cycle delay from the host-generated falling edge
on BKGD to the perceived start of the bit time in the target MCU. The
host holds the BKGD pin low long enough for the target to recognize it
(at least two target B cycles). The host must release the low drive before
the target MCU drives a brief active-high speed-up pulse seven cycles
after the perceived start of the bit time. The host should sample the bit
level about ten cycles after it started the bit time.
Figure 58
MC68HC912BD32 MCU. Since the host is asynchronous to the target
MCU, there is a 0-to-1 cycle delay from the host-generated falling edge
on BKGD to the start of the bit time as perceived by the target MCU. The
host initiates the bit time but the target MC68HC912BD32 finishes it.
Since the target wants the host to receive a logic zero, it drives the
BKGD pin low for 13 B-clock cycles, then briefly drives it high to speed
up the rising edge. The host samples the bit level about ten cycles after
starting the bit time.
Freescale Semiconductor, Inc.
For More Information On This Product,
shows the host receiving a logic one from the target
shows the host receiving a logic zero from the target
10 CYCLES
Go to: www.freescale.com
10 CYCLES
Development Support
HIGH-IMPEDANCE
HOST SAMPLES
BKGD PIN
SPEEDUP PULSE
HC12A4 BDM TARGET TO HOST TIM 0
EARLIEST
START OF
NEXT BIT
6-dev

Related parts for MC68HC912BD32CFU10