MC68HC912BD32CFU10 FREESCALE [Freescale Semiconductor, Inc], MC68HC912BD32CFU10 Datasheet - Page 203

no-image

MC68HC912BD32CFU10

Manufacturer Part Number
MC68HC912BD32CFU10
Description
Advance Information
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
33-sibus
NOTE:
The lock request is stored, i.e. only one write is necessary. Internal
synchronization takes up to two CPU cycle to update the LOCK bit, i.e.
the application software should access a locked buffer after verifying the
lock bit
IENA — Interrupt Enable Bit
IFLG — Interrupt Status Flag
GETIDX is incremented when unlocking the FIFO by writing a ‘0’ to
the lock bit of buffer 0. Locking a buffer other than buffer 0 within the
FIFO does not influence the FIFO window scheme.
This bit enables the corresponding buffer as interrupt source.
This flag has various functions depending on the configuration of the
corresponding message buffer.
If the buffer is configured as receive buffer this flag indicates that the
buffer is full. The status flag is cleared if a ‘1’ is written to the bit
position. The soft reset value is ‘0’.
If the buffer is configured as transmit buffer this flag indicates that the
buffer is empty. The status flag is cleared if a ‘1’ is written to the bit
position. The soft reset value is ‘1’.
If the buffer is configured as receive FIFO buffer this flag has no
meaning. It will never be set. The soft reset value is ‘0’.
Freescale Semiconductor, Inc.
For More Information On This Product,
1 = The corresponding buffer interrupt enabled.
0 = The corresponding buffer interrupt disabled.
1 = Flag set when the receive buffer is full.
0 = Flag cleared when the receive buffer is empty.
1 = Flag set when the transmit buffer is empty (i.e. has been
0 = Flag cleared when the transmit buffer is full and ready for
transmitted or has been aborted).
transmit.
Go to: www.freescale.com
Byteflight™ Module
MC68HC912BD32 Rev 1.0
Programmer’s Model
Byteflight™ Module

Related parts for MC68HC912BD32CFU10