FDC37N769_07 SMSC [SMSC Corporation], FDC37N769_07 Datasheet - Page 28

no-image

FDC37N769_07

Manufacturer Part Number
FDC37N769_07
Description
3.3V Super I/O Controller with Infrared Support for Portable Applications
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Model 30 Interface Mode
Data Rate Select, Bits 0 - 1
These bits control the data rate of the floppy controller. See Table 22 for the settings corresponding to the individual
data rates. The data rate select bits are unaffected by a software reset, and are set to 250kb/s after a hardware
reset.
Noprec, Bit 2
This bit reflects the value of the NOPREC bit set in the CCR register.
DMAEN, Bit 3
This bit reflects the value of DMAEN bit set in the DOR register bit 3.
Undefined, Bits 4 - 6
Always read as a logic “0”
DSK CHG, Bit 7
The DSK CHG bit monitors the pin of the same name and reflects the opposite value seen on the pin. The DSK CHG
bit also depends upon the Force Disk Change bits in the Force FDD Status Change register (see section CR17 on
page 107).
CONFIGURATION CONTROL REGISTER (CCR)
The Configuration Control Register (Bass Address + 7: Write-only) is write-only in all modes. Table 29 shows the
CCR in PC/AT mode and PS/2 mode. Table 30 shows the CCR in Model 30 mode.
PC/AT and PS/2 Interface Modes
Data Rate Select, Bits 0 - 1
These bits determine the data rate of the floppy controller. See Table 22 for the appropriate values.
Reserved, Bits 2 - 7
Bits 2 to 7 are RESERVED. Reserved bits cannot be written and return 0 when read.
Model 30 Interface Mode
SMSC DS – FDC37N769
CONDITION
RESET
CONDITION
RESET
CONDITION
RESET
DSK CHG
N/A
7
N/A
7
N/A
Table 29 - CCR PC/AT and PS/2 Interface Modes
7
N/A
Table 30 - CCR Model 30 Interface Mode
Table 28 - DIR Model 30 Interface Mode
6
6
0
0
N/A
6
DATASHEET
N/A
5
0
0
5
N/A
5
N/A
4
Page 28 of 137
4
0
0
N/A
4
N/A
DMAEN
3
N/A
3
3
0
NOPREC
N/A
N/A
2
2
NOPREC
2
0
DRATE
SEL1
1
1
DRATE
SEL1
1
1
DRATE
SEL1
1
1
DRATE
SEL0
0
0
DRATE
SEL0
0
0
DRATE
SEL0
0
0
Rev. 02-16-07

Related parts for FDC37N769_07