TMC22191 CADEKA [Cadeka Microcircuits LLC.], TMC22191 Datasheet - Page 7

no-image

TMC22191

Manufacturer Part Number
TMC22191
Description
Digital Video Encoders/Layering Engine
Manufacturer
CADEKA [Cadeka Microcircuits LLC.]
Datasheet
PRODUCT SPECIFICATION
Pin Descriptions
Pin Name
Clocks
PXCK
LDV
Frame Buffer Interface
PD
VHSYNC
VVSYNC
PDC
KEY
23-0
84-Lead
52-63,
PLCC
66-77
79
78
12
13
11
Pin Number
4
100-Lead
26, 27,
MQFP
31-40,
43-51,
56-58
60
59
80
81
77
70
Value
TTL
TTL
TTL
TTL
TTL
TTL
TTL
Pin Function Description
Master Clock Input. This 20 to 30 MHz clock is internally
divided by 2 to generate the internal pixel clock, PCK, which a
LOW on RESET forces LOW. PXCK drives the entire
TMC22x91, except the asynchronous microprocessor interface
and the semi-synchronous LDV data input clock. All internal
registers are strobed on the rising edge of PXCK.
Pixel Data Load Clock. On each rising edge of LDV, data on
PD
into the input demultiplexer on the next rising edge of PCK.
Pixel Data Inputs. In YC
mode, pixel data enter the TMC22x91 on PD
format is found in Figures 1a and 1b. LDV is the clock that
controls the loading of pixel data.
Horizontal Sync I/O. In Master and Genlock modes, the
TMC22x91 outputs horizontal sync on this pin. In Slave modes,
the TMC22x91 accepts and locks to horizontal sync input on
this pin (with vertical sync on VVSYNC). VHSYNC and
VVSYNC must be coincident since they are clocked into the
TMC22x91 on the same rising edge of PXCK.
Vertical Sync I/O. In separate V and H sync Master and
Genlock modes, the TMC22x91 outputs vertical block sync
(VVSYNC LOW for the 2.5 (PAL) or 3 (NTSC) lines on which
vertical sync pulses occur). In composite sync (H and V sync
on same signal) Master and Genlock modes, the TMC22x91
outputs horizontal sync, vertical sync, and equalization over
this pin. In Slave mode, the TMC22x91 accepts and locks to
vertical sync input on this pin (with horizontal sync on
VHSYNC). VHSYNC and VVSYNC must be coincident such
that they are clocked into the TMC22x91 on the same rising
edge of PXCK.
Pixel Data Control. In Master mode, the TMC22x91 forces
PDC HIGH when and only when it wants active video from the
frame buffer. During blanking (syncs, equalization, burst, and
porches), it forces PDC LOW, signaling that it will ignore any
data presented over PD
forcing it HIGH allows the TMC22x91 to receive PD during the
active video state.
Hardware Key Input. When the HKEN control bit is set HIGH
and hardware key pin, KEY, is HIGH, video data entering on
CVBS
signal is pipelined so the pixel that is presented to the PD port
when the KEY signal is invoked is at the midpoint of the soft
key transition. When HKEN is LOW, KEY is ignored. Like PD
data, KEY is clocked into the TMC22x91 on the rising edge of
LDV.
23-0
7-0
are latched into the input preload register, for transfer
are routed to the COMPOSITE output. This control
23-0
B
C
. When PDC is used as an input,
R
, GBR, RGB, and color-indexed
23-0
TMC22091/TMC22191
. The specific
7

Related parts for TMC22191