tmpr4937 TOSHIBA Semiconductor CORPORATION, tmpr4937 Datasheet - Page 531

no-image

tmpr4937

Manufacturer Part Number
tmpr4937
Description
64-bit Tx System Risc
Manufacturer
TOSHIBA Semiconductor CORPORATION
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
tmpr4937XBG-300
Manufacturer:
TOSHIBA
Quantity:
16 845
Part Number:
tmpr4937XBG-300
Manufacturer:
DSP
Quantity:
81
Part Number:
tmpr4937XBG300
Manufacturer:
TOSHIBA
Quantity:
16 835
23. Notes on Use of TMPR4937
23.1 Notes on TX49/H3 Core
Note: The table above differs from Table 11-3 (Priority Order when the Same Instruction Issues Multiple
Cold Reset
Soft Reset
NMI
Bus Error (IBE)
Ov,Tr,Sys,Bp,RI,CpU,FPE
Address Error (AdEL/AdES)
TLB Refill (TLBL/TLBS)
TLB Invalid (TLBL/TLBS)
TLB Modify (TLBL/TLBS)
Bus Error (DBE)
Interrupt
Address Error (AdEL)
TLB Refill (TLBL)
TLB Invalid (TLBL)
Exceptions at the Same Timing) on page 11-2 of the “TX49/H2, H3, H4 Core Architecture”.
[Restriction]
[Violation]
<Conditions>
Restriction on detect of the Bus errors when a data cycle generated by load instruction.
instruction immediately after the preceding load instruction.
instruction and an exception with a higher priority than the Bus error exception (DBE) occurs in a
subsequently executed instruction, the exception of the subsequent instruction is processed first and Bus
error exceptions (DBE) are no longer detected.
the preceding load instruction is executed without stalling if it is not dependent on the preceding load
instruction.
and an exception (see the following table for the priority order when consecutive instructions issue
multiple exceptions at the same timing) with a higher priority than the Bus Error exception (DBE) of
the subsequently executed instruction occurs, the exception that the subsequent instruction issued is
processed before the Bus Error exception (DBE) and Bus Error exceptions (DBE) can no longer be
detected.
Priority Sequence (High)
Error notification to the TX49/H3 Core using Bus errors is not enabled or Executing a SYNC
When a Bus error exception (DBE) occurs during a data Read cycle generated by a preceding load
The TX49/H3 Core has a non-blocking load function. With this function, the instruction that follows
When reading the data from the preceding load instruction and a Bus Error exception (DBE) occurs
Priority Order for Exceptions Issued at the Same Timing
Instruction Fetch
Instruction Fetch
Instruction Fetch
Instruction Fetch
Data Access
Data Access
Data Access
Data Access
Data Access
23-1
Chapter 23 Notes on Use of TMPR4937
PipeStage
Detected
M
M
M
M
M
M
M
M
M
M
M
E
E
E
Instruction synchronous
or asynchronous
Async
Async
Async
Async
Async
Async
Sync
Sync
Sync
Sync
Sync
Sync
Sync
Sync

Related parts for tmpr4937