hyb18m1g16 Qimonda, hyb18m1g16 Datasheet - Page 33

no-image

hyb18m1g16

Manufacturer Part Number
hyb18m1g16
Description
Drams For Mobile Applications 1-gbit X16 Ddr Mobile-ram Rohs Compliant
Manufacturer
Qimonda
Datasheet
1) DQ, DM and DQS input slew rate is measured between
2) DQ, DM and DQS input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal transitions
3) Input slew rate ≥ 1.0 V/ns.
4) Input slew rate ≥ 0.5V/ns and < 1.0 V/ns.
5) This parameter guarantees device timing. It is verified by device characterization but are not subject to production test.
6) The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge. A valid transition
7) The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system
8)
During WRITE bursts, the first valid data-in element is registered on the first rising edge of DQS following the WRITE command,
and subsequent data elements are registered on successive edges of DQS. The LOW state on DQS between the WRITE
command and the first rising edge is known as the write preamble; the LOW state on DQS following the last data-in element is
known as the write postamble. The time between the WRITE command and the first corresponding rising edge of DQS (
is specified with a relatively wide range (from 75% to 125% of a clock cycle). The diagrams in
of
High-Z and any additional input data is ignored.
Rev.1.0, 2007-03
10242006-Y557-TZXW
Parameter
Write postamble
Write preamble
ACTIVE to PRECHARGE command period
ACTIVE to ACTIVE command period
ACTIVE to READ or WRITE delay
WRITE recovery time
Internal write to Read command delay
PRECHARGE command period
t
DQSS
through the DC region must be monotonic.
is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the
bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from
HIGH to LOW at this time, depending on t
performance (bus turnaround) will degrade accordingly.
These parameters account for the number of clock cycles and depend on the operating frequency, as follows:
no. of clock cycles = specified delay / clock period; round to the next higher integer.
for a burst of 4. Upon completion of a burst, assuming no other commands have been initiated, the DQs will remain
DQSS
.
V
ILD(DC)
and
33
V
t
t
t
t
t
t
t
t
IHD(AC)
WPST
WPRE
RAS
RC
RCD
WR
WTR
RP
Symbol
(rising) or
0.4
0.25
42
60
18
15
1
18
min.
V
IHD(DC)
- 6
0.6
70,000 45
max.
and
V
Figure 24
ILD(AC)
0.4
0.25
65
22.5
15
1
22.5
min.
HY[B/E]18M1G16[0/1]BF
1-Gbit DDR Mobile-RAM
(falling).
- 7.5
0.6
70,000 ns
show the two extremes
max.
Unit
t
t
ns
ns
ns
t
ns
CK
CK
CK
Data Sheet
t
Note
7)
8)
8)
8)
8)
8)
DQSS
)

Related parts for hyb18m1g16