sak-c868p-1rr Infineon Technologies Corporation, sak-c868p-1rr Datasheet - Page 137

no-image

sak-c868p-1rr

Manufacturer Part Number
sak-c868p-1rr
Description
8 - Bit Cmos Microcontroller
Manufacturer
Infineon Technologies Corporation
Datasheet
Register MCMCTR contains control bits for the multi-channel functionality.
MCMCTRLL
Multi-Channel Mode Control Register
Field
SWSEL
SWSYN
User’s Manual
7
-
r
6
-
r
Bits
[2:0]
[5:4]
5
Type Description
rw
rw
SWSYN
rw
Switching Selection
Bitfield SWSEL selects one of the following trigger
request sources (next multi-channel event) for the
shadow transfer from MCMPS to MCMP. The trigger
request is stored in the reminder flag R until the
shadow transfer is done and flag R is cleared
automatically with the shadow transfer. The shadow
transfer takes place synchronously with an event
selected in bitfield SWSYN.
000 no trigger request will be generated
001 correct hall pattern on CCPOSx detected
010 T13 period-match detected (while counting up)
011 T12 one-match (while counting down)
100 T12 channel 1 compare-match detected
101 T12 period match detected (while counting up)
else reserved, no trigger request will be generated
Switching Synchronization
Bitfield SWSYN triggers the shadow transfer
between MCMPS and MCMP if it has been
requested before (flag R set by an event selected by
SWSEL). This feature permits the synchronization of
the outputs to the PWM source, that is used for
modulation (T12 or T13).
00
01
10
11
4
(phase delay function)
direct; the trigger event directly causes the
shadow transfer
T13 zero-match triggers the shadow transfer
a T12 zero-match (while counting up) triggers
the shadow transfer
reserved; no action
4-93
3
-
r
On-Chip Peripheral Components
2
SWSEL
[Reset value: 00
rw
1
V 1.0, 2003-01
C868
0
H
]

Related parts for sak-c868p-1rr