sak-c868p-1rr Infineon Technologies Corporation, sak-c868p-1rr Datasheet - Page 109

no-image

sak-c868p-1rr

Manufacturer Part Number
sak-c868p-1rr
Description
8 - Bit Cmos Microcontroller
Manufacturer
Infineon Technologies Corporation
Datasheet
T12DTCH
Timer T12 Dead-Time Control Register,High Byte
Field
DTE
DTR
-
Note: The dead time counters are clocked with the same frequency as T12.
Note: The dead-time counters are not reset by bit T12RES, but by bit DTRES.
User’s Manual
7
-
r
This structure allows symmetrical dead time generation in center-aligned and in
edge-aligned PWM mode. A duty cycle of 50% leads to CC6x, COUT6x switched
on for: 0.5 * period - dead time.
6
Bits
[2:0]
[6:4]
7,3
DTR
rh
5
Typ Description
rw
rh
r
Dead Time Enable Bits
Bits DTE0..DTE2 enable and disable the dead time
generation for each compare channel (0, 1, 2) of
timer T12.
0Dead time generation is disabled. The
corresponding outputs switch from the passive state
to the active state (according to the actual compare
status) without any delay.
1Dead time generation is enabled. The
corresponding outputs switch from the passive state
to the active state (according to the compare status)
with the delay programmed in bitfield DTM.
Dead Time Run Indication Bits
Bits DTR0..DTR2 indicate the status of the dead
time generation for each compare channel (0, 1, 2)
of timer T12.
0The value of the corresponding dead time counter
channel is 0.
1The value of the corresponding dead time counter
channel is not 0.
reserved;
returns ’0’ if read; should be written with ’0’;
4
4-65
3
-
r
On-Chip Peripheral Components
2
[Reset value: 00
DTE
rw
1
V 1.0, 2003-01
C868
0
H
]

Related parts for sak-c868p-1rr