mt46h32m32lfcm-6 Micron Semiconductor Products, mt46h32m32lfcm-6 Datasheet - Page 83

no-image

mt46h32m32lfcm-6

Manufacturer Part Number
mt46h32m32lfcm-6
Description
1gb X16, X32 Mobile Ddr Sdram
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mt46h32m32lfcm-6 IT:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46h32m32lfcm-6 L IT:A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46h32m32lfcm-6 L IT:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
mt46h32m32lfcm-6:A
Manufacturer:
MICRON
Quantity:
5 600
Part Number:
mt46h32m32lfcm-6:A
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
mt46h32m32lfcm-6:A
Quantity:
1 604
Part Number:
mt46h32m32lfcm-6:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Company:
Part Number:
mt46h32m32lfcm-6AT:A
Quantity:
1 766
Part Number:
mt46h32m32lfcm-6IT
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
mt46h32m32lfcm-6IT:A
Manufacturer:
ATMEL
Quantity:
101
Company:
Part Number:
mt46h32m32lfcm-6IT:A
Quantity:
153
Part Number:
mt46h32m32lfcm-6L
Manufacturer:
MICRON
Quantity:
20 000
Part Number:
mt46h32m32lfcm-6LIT
Manufacturer:
MICRON
Quantity:
1 880
Figure 51:
Stopping the External Clock
PDF: 09005aef82ce3074/Source: 09005aef82cd0158
ddr_mobile_sdram_cmd_op_timing_dia_fr5.08__3.fm - Rev. G 07/08 EN
Command
CKE
CK#
CK
All banks idle with no
activity on the data bus
Deep Power-Down
Notes:
NOP
T0
1. Clock must be stable prior to CKE going HIGH.
2. DPD = deep power-down.
3. Upon exit of deep power-down mode, a full DRAM initialization sequence is required.
One method of controlling the power efficiency in applications is to throttle the clock
that controls the DDR SDRAM. The clock may be controlled in two ways:
• Change the clock frequency
• Stop the clock.
The Mobile DDR SDRAM enables the clock to change frequency during operation only if
all the timing parameters are met and all refresh requirements are satisfied.
The clock can be stopped altogether if there are no DRAM operations in progress that
would be affected by this change. Any DRAM operation already in process must be
completed before entering clock stop mode; this includes the following timings:
t
be complete as defined in the “READs” section on page 51 and the “WRITEs” section on
page 62.
CKE must be held HIGH with CK = LOW and CK# = HIGH for the full duration of the
clock stop mode. One clock cycle and at least one NOP or DESELECT is required after
the clock is restarted before a valid command can be issued. Figure 52 on page 84 illus-
trates the clock stop mode.
RP,
t
RFC,
t
DPD
IS
T1
Enter deep power-down mode
t
MRD,
2
t
WR, and
T2
(
(
(
(
)
(
)
t
)
)
)
(
CKE
(
(
)
(
)
(
)
)
)
t
RPST. In addition, any READ or WRITE burst in progress must
83
Ta0
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
1Gb: x16, x32 Mobile DDR SDRAM
NOP
Ta1
Exit deep power-down mode
T = 200μs
Ta2
NOP
©2007 Micron Technology, Inc. All rights reserved
Timing Diagrams
Don’t Care
Ta3
PRE
3
t
RCD,

Related parts for mt46h32m32lfcm-6