ADUC7122 Analog Devices, ADUC7122 Datasheet - Page 61

no-image

ADUC7122

Manufacturer Part Number
ADUC7122
Description
Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI® MCU
Manufacturer
Analog Devices
Datasheet

Specifications of ADUC7122

Mcu Core
ARM7 TDMI
Mcu Speed (mips)
40
Sram (bytes)
8192Bytes
Gpio Pins
32
Adc # Channels
13

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADUC7122BBCZ
Manufacturer:
MICREL
Quantity:
231
Part Number:
ADUC7122BBCZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADUC7122BBCZ-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
I
Name:
Address:
Default Value:
Access:
Function:
Table 102 I2CxMSTA MMR Bit Designations
Bit
15:11
10
9
8
7
6
5
4
3
2
1:0
2
C Master Status Register
Name
I2CBBUSY
I2CMRxFO
I2CMTC
I2CMNA
I2CMBUSY
I2CAL
I2CMNA
I2CMRXQ
I2CMTXQ
I2CMTFSTA
I2C0MSTA , I2C1MSTA
0xFFFF0884, 0xFFFF0904
0x0000, 0x0000
Read
This 16-bit MMR is I
Description
Reserved. These bits are reserved.
I
This bit is set to 1 when a start condition is detected on the I
This bit is cleared when a stop condition is detected on the bus.
Master Rx FIFO overflow.
This bit is set to 1 when a byte is written to the Rx FIFO and it is already full.
This bit is cleared in all other conditions.
I
This bit is set to 1 when a transmission is complete between the master and the slave it was communicating with.
If the I2CMCENI bit in I2CxMCTL is set, an interrupt is generated when this bit is set.
Clear this bit to disable the interrupt source.
I
This bit is set to 1 when a NACK condition is received by the master in response to a data write transfer.
If the I2CNACKENI bit in I2CxMCTL is set, an interrupt is generated when this bit is set.
This bit is cleared in all other conditions.
I
Set to 1 when the master is busy processing a transaction.
Cleared if the master is ready or if another Master device has control of the bus.
I
This bit is set to 1 when the I
If the I2CALENI bit in I2CxMCTL is set, an interrupt is generated when this bit is set.
This bit is cleared in all other conditions.
I
This bit is set to 1 when a NACK condition is received by the master from an I
If the I2CNACKENI bit in I2CxMCTL is set, an interrupt is generated when this bit is set.
This bit is cleared in all other conditions.
I
This bit is set to 1 when data enters the Rx FIFO. If the I2CMRENI in I2CxMCTL is set, an interrupt is generated.
This bit is cleared in all other conditions.
I
This bit goes high if the Tx FIFO is empty or only contains one byte and the master has transmitted an address and a
write. If the I2CMTENI bit in I2CxMCTL is set, an interrupt is generated when this bit is set.
This bit is cleared in all other conditions.
I
00 = I
01 = one byte in master Tx FIFO.
10 = one byte in master Tx FIFO.
11 = I
2
2
2
2
2
2
2
2
2
C bus busy status bit.
C transmission complete status bit.
C master NACK data bit.
C master busy status bit
C arbitration lost status bit.
C master NACK address bit.
C master receive request bit.
C master transmit request bit.
C master Tx FIFO status bits.
2
2
C master Tx FIFO empty.
C master Tx FIFO full.
2
C status register in master mode.
2
C master has lost in trying to gain control of the I
Rev. 0 | Page 61 of 96
2
C bus.
2
C slave address.
2
C bus.
ADuC7122

Related parts for ADUC7122