DP83932CVF25 National Semiconductor, DP83932CVF25 Datasheet - Page 78

no-image

DP83932CVF25

Manufacturer Part Number
DP83932CVF25
Description
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83932CVF25

Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Mounting
Surface Mount
Pin Count
132
Lead Free Status / RoHS Status
Not Compliant
Number
T9
T11a
T11c
T12a
T12c
T13a
T13b
T14
T15a
T18
T19
T20
T22
T30
T31
T36
T37a
T39
7 0 AC and DC Specifications
MEMORY WRITE BMODE
Note 1 DS will only be asserted if the bus cycle has at least one wait state inserted
Note 2 For successive write operations MRW remains low
Note 3 DSACK0 1 must be synchronized to the bus clock (BSCK) during synchronous mode
Note 4 One idle clock cycle (Ti) will be inserted between the last write cycle and the following read cycle in RDA and TDA operation Note that the data bus will
become TRI-STATE from the rising edge of the clock after the idle cycle (see T52 for BSCK to data TRI-STATE timing)
BSCK to Address Valid Hold Time
BSCK to AS Low
BSCK to ECS Low
BSCK to AS High
BSCK to ECS High
BSCK to DS Low (Note 1)
BSCK to DS High (Note 1)
AS Low Width
AS High Width
Write Data Strobe Width (Note 1)
Address Hold Time from AS
Data Hold Time from AS
Address Valid to AS (Note 3)
DSACK0 1 Setup to BSCK (Note 3)
DSACK0 1 Hold from BSCK
BSCK to Memory Write Data Valid Hold Time (Note 4)
BSCK to MRW (Write) Valid (Note 2)
Write Data Valid to Data Strobe Low
e
1 SYNCHRONOUS MODE (one wait-state shown)
Parameter
(Continued)
78
Min
44
45
40
18
20
34
3
9
5
9
3
20 MHz
Max
26
17
19
17
19
16
16
50
26
Min
34
35
30
14
16
21
3
6
4
8
3
25 MHz
Max
24
15
17
15
17
14
14
48
24
Min
24
25
20
10
12
3
2
3
7
3
7
33 MHz
Max
TL F 10492 – 63
22
13
15
13
15
12
12
46
22
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for DP83932CVF25