CY8C3446PVI-076 Cypress Semiconductor Corp, CY8C3446PVI-076 Datasheet - Page 86

no-image

CY8C3446PVI-076

Manufacturer Part Number
CY8C3446PVI-076
Description
PSOC3
Manufacturer
Cypress Semiconductor Corp
Series
PSOC™ 3 CY8C34xxr
Datasheets

Specifications of CY8C3446PVI-076

Package / Case
*
Voltage - Supply (vcc/vdd)
1.71 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Speed
50MHz
Number Of I /o
25
Eeprom Size
2K x 8
Core Processor
8051
Program Memory Type
FLASH
Ram Size
8K x 8
Program Memory Size
64KB (64K x 8)
Data Converters
A/D 2x12b, D/A 2x8b
Oscillator Type
Internal
Peripherals
CapSense, DMA, LCD, POR, PWM, WDT
Connectivity
EBI/EMI, I²C, LIN, SPI, UART/USART, USB
Core Size
8-Bit
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Technology
CMOS
Processing Unit
Microcontroller
Operating Supply Voltage (min)
1.8V
Operating Supply Voltage (typ)
2.5/3.3/5V
Operating Supply Voltage (max)
5.5V
Package Type
SSOP
Screening Level
Industrial
Pin Count
48
Mounting
Surface Mount
Rad Hardened
No
Processor Series
CY8C34
Core
8051
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
I2C, SPI, UART, USB
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
28 to 72
Number Of Timers
4
Operating Supply Voltage
1.71 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Controller Family/series
(8051) PSOC 3
No. Of I/o's
25
Eeprom Memory Size
2KB
Ram Memory Size
8KB
Cpu Speed
50MHz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
11.8.3 Interrupt Controller
Table 11-71. Interrupt Controller AC Specifications
11.8.4 JTAG Interface
Table 11-72. JTAG Interface AC Specifications
11.8.5 SWD Interface
Table 11-73. SWD Interface AC Specifications
11.8.6 SWV Interface
Table 11-74. SWV Interface AC Specifications
Document Number: 001-53304 Rev. *G
f_TCK
T_TDI_setup
T_TDI_hold
T_TDO_valid
T_TDO_hold
f_SWDCK
T_SWDI_setup SWDIO input setup before SWDCK high T = 1/f_SWDCK
T_SWDI_hold
T_SWDO_valid SWDCK low to SWDIO output valid
T_SWDO_hold SWDIO output hold after SWDCK high
Notes
48. Based on device characterization (Not production tested).
49. f_TCK must also be no more than 1/3 CPU clock frequency.
50. f_SWDCK must also be no more than 1/3 CPU clock frequency.
Parameter
Parameter
Parameter
Parameter
TCK frequency
TDI, TMS setup before TCK high
TDI, TMS hold after TCK high
TCK low to TDO valid
TDO hold after TCK high
TCK to device outputs valid
SWDIO input hold after SWDCK high
SWV mode SWV bit rate
SWDCLK frequency
Delay from interrupt signal input to ISR
code execution from ISR code
Description
Description
Description
Description
PRELIMINARY
[48]
[48]
[48]
3.3 V ≤ V
1.71 V ≤ V
T = 1/f_TCK
T = 1/f_TCK
T = 1/f_TCK
3.3 V ≤ V
1.71 V ≤ V
1.71 V ≤ V
SWD over USBIO pins
T = 1/f_SWDCK
T = 1/f_SWDCK
T = 1/f_SWDCK
Includes worse case completion of
longest instruction DIV with 6 cycles
DDD
DDD
DDD
DDD
DDD
Conditions
Conditions
Conditions
Conditions
PSoC
≤ 5 V
≤ 5 V
< 3.3 V
< 3.3 V
< 3.3 V,
®
3: CY8C34 Family Datasheet
2T/5
2T/5
Min
Min
Min
Min
T/4
T/4
T/4
T/4
T/4
0
Typ
Typ
Typ
Typ
Max
14
5.5
Max
TBD
14
7
25
Max
7
Max
[49]
[50]
[49]
33
[50]
[50]
Page 86 of 102
Tcy CPU
Units
Units
Units
MHz
MHz
Units
MHz
MHz
MHz
Mbit
ns
ns
[+] Feedback
[+] Feedback

Related parts for CY8C3446PVI-076