CY8C3244LTI-130 Cypress Semiconductor Corp, CY8C3244LTI-130 Datasheet - Page 103

PSOC3

CY8C3244LTI-130

Manufacturer Part Number
CY8C3244LTI-130
Description
PSOC3
Manufacturer
Cypress Semiconductor Corp
Series
PSOC™ 3 CY8C32xxr
Datasheet

Specifications of CY8C3244LTI-130

Package / Case
*
Voltage - Supply (vcc/vdd)
1.71 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Speed
50MHz
Number Of I /o
38
Eeprom Size
512 x 8
Core Processor
8051
Program Memory Type
FLASH
Ram Size
2K x 8
Program Memory Size
16KB (16K x 8)
Data Converters
A/D 2x12b, D/A 1x8b
Oscillator Type
Internal
Peripherals
CapSense, DMA, POR, PWM, WDT
Connectivity
EBI/EMI, I²C, LIN, SPI, UART/USART
Core Size
8-Bit
Processor Series
CY8C32
Core
8051
Data Bus Width
32 bit
Data Ram Size
2 KB
Interface Type
I2C, SPI, UART, USB
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
46
Number Of Timers
4
Operating Supply Voltage
1.71 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Controller Family/series
(8051) PSOC 3
No. Of I/o's
38
Eeprom Memory Size
0.5KB
Ram Memory Size
2KB
Cpu Speed
50MHz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY8C3244LTI-130
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
11.5.3 Interrupt Controller
Table 11-60. Interrupt Controller AC Specifications
11.5.4 JTAG Interface
Table 11-61. JTAG Interface AC Specifications
Document Number: 001-56955 Rev. *K
f_TCK
T_TDI_setup
T_TMS_setup
T_TDI_hold
T_TDO_valid
T_TDO_hold
Notes
46. Based on device characterization (Not production tested).
47. f_TCK must also be no more than 1/3 CPU clock frequency.
Parameter
Parameter
TCK frequency
TDI setup before TCK high
TMS setup before TCK high
TDI, TMS hold after TCK high
TCK low to TDO valid
TDO hold after TCK high
Delay from interrupt signal input to ISR
code execution from ISR code
TDO
TDI
TMS
TCK
Description
Description
T_TDI_setup
T_TMS_setup
Figure 11-55. JTAG Interface Timing
[46]
T_TMS_hold
T_TDI_hold
3.3 V ≤ V
1.71 V ≤ V
T = 1/f_TCK max
T = 1/f_TCK max
T = 1/f_TCK max
Includes worse case completion of
longest instruction DIV with 6
cycles
(1/f_TCK)
DDD
DDD
Conditions
Conditions
≤ 5 V
< 3.3 V
T_TDO_valid
PSoC
(T/10) – 5
T_TDO_hold
Min
Min
T/4
T/4
T/4
®
3: CY8C32 Family
Typ
Typ
Data Sheet
14
Max
Max
7
2T/5
25
Page 103 of 120
[47]
[47]
Tcy CPU
Units
Units
MHz
MHz
ns

Related parts for CY8C3244LTI-130