AD8192ACPZ-RL7 Analog Devices Inc, AD8192ACPZ-RL7 Datasheet

IC,Telecom Switching Circuit,LLCC,56PIN,PLASTIC

AD8192ACPZ-RL7

Manufacturer Part Number
AD8192ACPZ-RL7
Description
IC,Telecom Switching Circuit,LLCC,56PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD8192ACPZ-RL7

Applications
HDMI, DVI, Receivers
Interface
I²C
Voltage - Supply
3.3V, 5V
Package / Case
56-LFCSP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Rev.
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
FEATURES
2 inputs, 1 output HDMI/DVI links
HDMI 1.3a receive and transmit compliant
±7 kV HBM ESD on HDMI input pins
4 TMDS channels per link
Bidirectional and cascadable DDC buffers (SDA/SCL)
Bidirectional and cascadable CEC buffer with integrated
Hot plug detect pulse low on channel switch
Standards compatible: DVI, HDMI 1.3a, HDCP, I
Serial (I
56-lead, 8 mm × 8 mm LFCSP, RoHS-compliant package
APPLICATIONS
Front panel buffer for advanced television (HDTV) sets
Standalone HDMI switcher
Multiple input displays
Projectors
A/V receivers
Set-top boxes
GENERAL DESCRIPTION
The AD8192 is a complete HDMI™/DVI link switch featuring
equalized TMDS inputs and pre-emphasized TMDS outputs
ideal for systems with long cable runs. The TMDS outputs can
be set to a high impedance state to reduce the power dissipation
and/or allow the construction of larger arrays using the wire-
OR technique. The AD8192 includes bidirectional buffering for
the DDC bus and CEC line, with integrated pull-up resistors for
the CEC line. The AD8192 is available in a space-saving, 56-lead
LFCSP surface-mount, lead-free plastic package specified to
operate over the −40°C to +85°C temperature range.
Supports 250 Mbps to 2.25 Gbps data rates and beyond
Supports 25 MHz to 225 MHz pixel clocks and beyond
Fully buffered unidirectional inputs/outputs
Switchable 50 Ω on-chip input terminations with
Equalized inputs and pre-emphasized outputs
Low added jitter
Output disable feature for reduced power dissipation
Switched output termination for building of larger arrays
DDC bus logic level translation (3.3 V, 5 V)
pull-up resistors (27 kΩ)
0
programmable or automatic control on channel switch
2
C slave) control interface
2
C
Equalization and DDC/CEC Buffers
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
DDC_A[1:0]
DDC_B[1:0]
PRODUCT HIGHLIGHTS
1.
2.
3.
4.
5.
6.
I2C_ADDR
IN_A[3:0]
IN_B[3:0]
IP_A[3:0]
IP_B[3:0]
I2C_SDA
I2C_SCL
CEC_I/O
HPD_A
HPD_B
SET-TOP BOX
VTTI
VTTI
Fully HDMI 1.3a transmit and receive compliant.
Supports data rates up to 2.25 Gbps, enabling greater than
1080p HDMI formats with deep color (12-bit) and UXGA
(1600 × 1200) DVI resolutions.
Input cable equalizer enables use of long cables; more than
20 m (24 AWG) at data rates up to 2.25 Gbps.
Auxiliary switch isolates and buffers the DDC bus and the
CEC line, improving total system capacitance limit.
Hot plug detect (HPD) signal is pulsed low on link switch.
Manually or automatically switched input terminations.
+
+
2:1 HDMI/DVI Switch with
SERIAL INTERFACE
FUNCTIONAL BLOCK DIAGRAM
DVEE
Figure 2. Typical Application for HDTV Sets
INTERFACE
TYPICAL APPLICATION
CONFIG
2
2
4
4
4
4
LOW SPEED
HIGH SPEED
©2008 Analog Devices, Inc. All rights reserved.
EQ
SWITCH
CORE
BIDIRECTIONAL
RECEIVER
AD8192
Figure 1.
HDMI
CONTROL
SWITCH
RESET
LOGIC
CORE
HDTV SET
BUFFERED
BUFFERED
PE
AD8192
4
2
4
AD8192
www.analog.com
DVD PLAYER
+
AVCC
DVCC
AMUXVCC
AVEE
DVEE
VREF_AB
VREF_COM
VTTO
OP[3:0]
ON[3:0]
DDC_COM[1:0]
CEC_O/I

Related parts for AD8192ACPZ-RL7

AD8192ACPZ-RL7 Summary of contents

Page 1

FEATURES 2 inputs, 1 output HDMI/DVI links HDMI 1.3a receive and transmit compliant ±7 kV HBM ESD on HDMI input pins 4 TMDS channels per link Supports 250 Mbps to 2.25 Gbps data rates and beyond Supports 25 MHz to ...

Page 2

AD8192 TABLE OF CONTENTS Features .............................................................................................. 1 Applications ....................................................................................... 1 Functional Block Diagram .............................................................. 1 Typical Application ........................................................................... 1 General Description ......................................................................... 1 Product Highlights ........................................................................... 1 Revision History ............................................................................... 2 Specifications ..................................................................................... 3 Absolute Maximum Ratings ............................................................ 5 Thermal ...

Page 3

SPECIFICATIONS T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, DVCC = 3.3 V, AMUXVCC = 5 V, VREF_AB = 5 V, VREF_COM = AVEE = 0 V, DVEE = 0 ...

Page 4

AD8192 Parameter Symbol Rise Time Fall Time Leakage HOT PLUG DETECT Output Low Voltage VREF refers to the voltage at the VREF_AB or VREF_COM pins. VREF should be at the same supply voltage as that to which ...

Page 5

ABSOLUTE MAXIMUM RATINGS Table 4. Parameter Rating AVCC to AVEE 3.7 V DVCC to DVEE 3.7 V DVEE to AVEE ±0.3 V VTTI AVCC + 0.6 V VTTO AVCC + 0.6 V AMUXVCC 5.5 V VREF_AB 5.5 V VREF_COM 5.5 ...

Page 6

AD8192 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS NOTES 1. THE AD8192 LFCSP HAS AN EXPOSED PADDLE (ePAD) ON THE UNDERSIDE Table 6. Pin Function Descriptions Pin No. Mnemonic 1, 10, 33, 42 AVCC 2 IN_A0 3 IP_A0 4, 13, 30, 39, ...

Page 7

Pin No. Mnemonic 37 IN_B2 38 IP_B2 40 IN_B3 41 IP_B3 43 HPD_B 44 DDC_B1 45 DDC_B0 46 CEC_O/I 47 AMUXVCC 48 VREF_COM 49 DDC_COM1 50 DDC_COM0 51 VREF_AB 52 DVEE 53 CEC_I/O 54 HPD_A 55 DDC_A1 56 DDC_A0 1 ...

Page 8

AD8192 TYPICAL PERFORMANCE CHARACTERISTICS T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, AVEE = 0 V, DVEE = 0 V, differential input swing = 1000 mV, pattern = PRBS 2 A data rate ...

Page 9

T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, AVEE = 0 V, DVEE = 0 V, differential input swing = 1000 mV, pattern = PRBS 2 A data rate = 2.25 Gbps, TMDS ...

Page 10

AD8192 T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, AVEE = 0 V, DVEE = 0 V, differential input swing = 1000 mV, pattern = PRBS 2 A data rate = 2.25 Gbps, ...

Page 11

T = 27°C, AVCC = 3.3 V, VTTI = 3.3 V, VTTO = 3.3 V, AVEE = 0 V, DVEE = 0 V, differential input swing = 1000 mV, pattern = PRBS 2 A data rate = 2.25 Gbps, TMDS ...

Page 12

AD8192 THEORY OF OPERATION The primary function of the AD8192 is to switch one of two (HDMI or DVI) single link sources to one output. Each HDMI/DVI link consists of four differential, high speed channels and four auxiliary single-ended, low ...

Page 13

TX_OCL bit of the transmitter settings register. The high speed outputs must be disabled if there are no output termination resistors present in the system. The output equalizer (pre-emphasis) can be manually confi- gured ...

Page 14

AD8192 AUXILIARY MULTIPLEXER The auxiliary (low speed) lines provide switching and buffering for the DDC bus and buffering for the CEC line. The DDC buffers are bidirectional and fully support arbitration, clock synchronization, and other relevant features of a standard ...

Page 15

SERIAL CONTROL INTERFACE RESET On initial power-up any point during operation, the AD8192 register set can be restored to the default values by pulling the RESET pin to low according to the specification in Table 1. During normal ...

Page 16

AD8192 I2C_SCL GENERAL CASE FIXED PART START ADDR I2C_SDA ADDR EXAMPLE I2C_SDA 1 2 READ PROCEDURE To read data from the AD8192 register set microcontroller) needs to send the appropriate control signals to the AD8192 slave ...

Page 17

CONFIGURATION REGISTERS The serial interface configuration registers can be read and written using the I 2 least significant bit of the AD8192 I C part address is set by tying the Pin I2C_ADDR to 3.3 V (I2C_ADDR = 1b) or ...

Page 18

AD8192 HIGH SPEED DEVICE MODES REGISTER HS_EN: High Speed (TMDS) Switch Enable Bit Table 10. HS_EN Description HS_EN Description 0b High speed channels off, low power/standby mode 1b High speed channel on HS_CH: High Speed (TMDS) Source Select Bit Table ...

Page 19

TRANSMITTER SETTINGS REGISTER TX_PE[x]: High Speed (TMDS) Output Pre-Emphasis Level Select Bus (For All TMDS Channels) Table 20. TX_PE[x] Description TX_PE[x] Description 00b No pre-emphasis (0 dB) 01b Low pre-emphasis (2 dB) 10b Medium pre-emphasis (4 dB) 11b High pre-emphasis ...

Page 20

AD8192 APPLICATIONS INFORMATION D2+ D2– D1+ D1– D0+ D0– CLK+ CLK– ESD PROT. 2kΩ (OPTIONAL) +5V HPD DDC_SCL DDC_SDA CEC EDID 0.01uF EEPROM D2+ D2– D1+ D1– D0+ D0– CLK+ CLK– ESD 2kΩ PROT. (OPTIONAL) +5V HPD DDC_SCL DDC_SDA CEC ...

Page 21

CABLE LENGTHS AND EQUALIZATION The AD8192 offers two levels of programmable equalization for the high speed inputs and 12 dB. The equalizer of the AD8192 supports video data rates 2.25 Gbps and can equalize more ...

Page 22

AD8192 PCB LAYOUT GUIDELINES The AD8192 switches two distinctly different types of signals, both of which are required for HDMI and DVI video. These signal groups require different treatment when laying out a PCB. The first group of signals carries ...

Page 23

Controlling the Characteristic Impedance of a TMDS Differential Pair The characteristic impedance of a differential pair depends on a number of variables including the trace width, the distance between the two traces, the height of the dielectric material between the ...

Page 24

AD8192 the amount of parasitic trace capacitance. An example of the board stackup is shown in Figure 34. 3W SILKSCREEN LAYER 1: SIGNAL (MICROSTRIP) PCB DIELECTRIC LAYER 2: GND (REFERENCE PLANE) PCB DIELECTRIC LAYER 3: PWR (REFERENCE PLANE) PCB DIELECTRIC ...

Page 25

... SLUG. ATTACHING THE SLUG TO AN AVEE PLANE REDUCES THE JUNCTION TEMPERATURE OF THE DEVICE WHICH MAY BE BENEFICIAL IN HIGH TEMPERATURE ENVIRONMENTS. ORDERING GUIDE Model Temperature Range AD8192ACPZ 1 −40°C to +85°C 1 AD8192ACPZ-RL7 −40°C to +85°C AD8192-EVALZ RoHS Compliant Part. 8.00 BSC SQ 0.60 MAX ...

Page 26

AD8192 NOTES Rev Page ...

Page 27

NOTES Rev Page AD8192 ...

Page 28

AD8192 NOTES Purchase of licensed components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I 2 Rights to use these components system, ...

Related keywords