MFRC53101T/0FE,112 NXP Semiconductors, MFRC53101T/0FE,112 Datasheet - Page 87

IC MIFARE HS READER 32-SOIC

MFRC53101T/0FE,112

Manufacturer Part Number
MFRC53101T/0FE,112
Description
IC MIFARE HS READER 32-SOIC
Manufacturer
NXP Semiconductors
Series
MIFARE®r
Datasheets

Specifications of MFRC53101T/0FE,112

Rf Type
Read Only
Frequency
13.56MHz
Features
ISO14443-A, ISO14443-B, ISO15693
Package / Case
32-SOIC (0.300", 7.50mm Width)
Product
RFID Readers
Operating Temperature Range
- 25 C to + 85 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
568-2224-5
935269691112
MFRC531
MFRC53101TD

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MFRC53101T/0FE,112
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
MFRC531_34
Product data sheet
PUBLIC
11.4.1.2 Relevant LoadConfig command error flags
11.4.2.1 CRC coprocessor settings
11.4.2.2 CRC coprocessor status flags
11.4.2 CalcCRC command 12h
Valid EEPROM starting byte addresses are between 10h and 60h.
Copying from block 8h to 1Fh (keys) is restricted. Reading from these addresses sets the
flag AccessErr = logic 1.
Addresses above 1FFh are taken as modulo 200h; see
EEPROM memory organization.
Table 142. CalcCRC command 12h
The CalcCRC command takes all the data from the FIFO buffer as the input bytes for the
CRC coprocessor. All data stored in the FIFO buffer before the command is started is
processed.
This command does not return any data to the FIFO buffer but the content of the CRC can
be read using the CRCResultLSB and CRCResultMSB registers.
The CalcCRC command can only be started by the microprocessor and it does not
automatically stop. It must be stopped by the microprocessor sending the Idle command.
If the FIFO buffer is empty, the CalcCRC command waits for further input before
proceeding.
Table 143
Table 143. CRC coprocessor parameters
The CRC polynomial for the 8-bit CRC is fixed to x
The CRC polynomial for the 16-bit CRC is fixed to x
The CRCReady status flag indicates that the CRC coprocessor has finished processing
all the data bytes in the FIFO buffer. When the CRCReady flag is set to logic 1, an
interrupt is requested which sets the TxIRq flag. This supports interrupt driven use of the
CRC coprocessor.
When CRCReady and TxIRq flags are set to logic 1 the content of the CRCResultLSB
and CRCResultMSB registers and the CRCErr flag are valid. The CRCResultLSB and
CRCResultMSB registers hold the content of the CRC, the CRCErr flag indicates CRC
validity for the processed data.
Command Value Action
CalcCRC
Parameter
CRC register
length
CRC algorithm
CRC preset value any
shows the parameters that can be configured for the CRC coprocessor.
12h
Value
8-bit or 16-bit CRC
ISO/IEC 14443 A or ISO/IEC 3309 CRC3309
activates the CRC coprocessor
Rev. 3.4 — 26 January 2010
056634
8
CRC8
Bit
CRCPresetLSB
CRCPresetMSB CRCPresetMSB
16
+ x
Arguments and
data
data byte stream
+ x
4
Section 9.2 on page 12
+ x
12
3
+ x
+ x
5
ISO/IEC 14443 reader IC
2
+ 1.
+ 1.
Register
ChannelRedundancy
ChannelRedundancy
CRCPresetLSB
MFRC531
© NXP B.V. 2010. All rights reserved.
Returned data
-
for the
87 of 116

Related parts for MFRC53101T/0FE,112