MC9S12XET256CAG Freescale Semiconductor, MC9S12XET256CAG Datasheet - Page 124

no-image

MC9S12XET256CAG

Manufacturer Part Number
MC9S12XET256CAG
Description
MCU 16BIT 256K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XET256CAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
50MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.72 V ~ 5.5 V
Data Converters
A/D 24x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
S12XE
Core
HCS12
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
KIT33812ECUEVME, EVB9S12XEP100, DEMO9S12XEP100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XET256CAG
Manufacturer:
FREESCALE
Quantity:
1 701
Part Number:
MC9S12XET256CAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XET256CAG
Manufacturer:
FREESCALE
Quantity:
1 701
1. Read: Anytime. In emulation modes, read operations will return the data from the external bus, in all other modes the data source
1. Read: Anytime. In emulation modes, read operations will return the data from the external bus, in all other modes the data source
Chapter 2 Port Integration Module (S12XEPIMV1)
2.3.19
2.3.20
124
Function
Address 0x0032 (PRR)
Address 0x0033 (PRR)
is depending on the data direction value.
Write: Anytime. In emulation modes, write operations will also be directed to the external bus.
is depending on the data direction value.
Write: Anytime. In emulation modes, write operations will also be directed to the external bus.
Altern.
Field
Reset
Reset
7-0
PK
W
W
R
R
ROMCTL
Port K general purpose input/output data—Data Register
Port K pins 7 through 0 are associated with external bus control signals and internal memory expansion emulation
pins. These include ADDR[22:16], Access Source (ACC[2:0]), External Wait (EWAIT) and instruction pipe signals
IQSTAT[3:0]. Bits 6-0 carry the external addresses in all expanded modes. In emulation modes the address is
multiplexed with the alternate functions ACC and IQSTAT on the respective pins.
When not used with the alternative function, these pins can be used as general purpose I/O.
If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise
the buffered pin input state is read.
DDRK7
EWAIT
Port K Data Register (PORTK)
Port K Data Direction Register (DDRK)
PK7
or
0
0
7
7
ADDR22
DDRK6
ACC2
PK6
mux
0
0
6
6
Figure 2-18. Port K Data Direction Register (DDRK)
Table 2-18. PORTK Register Field Descriptions
MC9S12XE-Family Reference Manual , Rev. 1.23
Figure 2-17. Port K Data Register (PORTK)
ADDR21
DDRK5
ACC1
PK5
mux
0
0
5
5
ADDR20
DDRK4
ACC0
PK4
mux
0
0
4
4
Description
IQSTAT3
ADDR19
DDRK3
PK3
mux
3
0
3
0
IQSTAT2
ADDR18
DDRK2
PK2
mux
0
0
2
2
IQSTAT1
Access: User read/write
Access: User read/write
ADDR17
Freescale Semiconductor
DDRK1
PK1
mux
0
0
1
1
IQSTAT0
ADDR16
DDRK0
PK0
mux
0
0
0
0
(1)
(1)

Related parts for MC9S12XET256CAG