MC9S12NE64CPV Freescale Semiconductor, MC9S12NE64CPV Datasheet - Page 314

IC MCU 25MHZ ETHERNT/PHY 112LQFP

MC9S12NE64CPV

Manufacturer Part Number
MC9S12NE64CPV
Description
IC MCU 25MHZ ETHERNT/PHY 112LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12NE64CPV

Mfg Application Notes
MC9S12NE64 Integrated Ethernet Controller Implementing an Ethernet Interface with the MC9S12NE64 Web Server Development with MC9S12NE64 and Open TCP
Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
EBI/EMI, Ethernet, I²C, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
70
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
2.375 V ~ 3.465 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
112-LQFP
Data Bus Width
16 bit
Data Ram Size
8 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
70
Number Of Timers
16 bit
Operating Supply Voltage
- 0.3 V to + 3 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 65 C
On-chip Adc
10 bit
For Use With
EVB9S12NE64E - BOARD EVAL FOR 9S12NE64DEMO9S12NE64E - DEMO BOARD FOR 9S12NE64
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12NE64CPV
Manufacturer:
RENESAS
Quantity:
21 000
Part Number:
MC9S12NE64CPV
Manufacturer:
FREESCAL
Quantity:
455
Part Number:
MC9S12NE64CPV
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12NE64CPVE
Manufacturer:
ST
Quantity:
445
Part Number:
MC9S12NE64CPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 11 Ethernet Media Access Controller (EMACV1)
MLB — MAC Loopback
FDX — Full Duplex
11.3.2.2 Receive Control and Status (RXCTS)
Read: Anytime.
Write: See each bit description.
314
While this bit is clear, the EMAC is configured for the internal PHY, all the EMAC MII I/O pins are
not available externally, and the MII interface to the internal PHY is available.
This bit can be written once after a hardware or software reset, but the user must not change this bit
while EMACE or BUSY is set.
While this bit is set, the EMAC is in the loopback mode which routes all transmit traffic to the receiver
and disables the MII.
This bit can be written anytime, but the user must not modify this bit while EMACE is set.
While this bit is set, the EMAC is set for full-duplex mode, which bypasses the carrier sense multiple
access with collision detect (CSMA/CD) protocol. Frame reception occurs independently of frame
transmission.
While this bit is clear, the EMAC is set for half-duplex mode. Frame reception is disabled during frame
transmission. The mode used is the traditional mode of operation that relies on the CSMA/CD protocol
to manage collisions and network access.
1 = External PHY.
0 = Internal PHY.
1 = Loopback mode.
0 = Normal operation.
1 = Full-duplex mode.
0 = Half-duplex mode.
Module Base + $3
RESET:
W
R
If MLB is set, EXTPHY is ignored. If EXTPHY is set, it is recommended
that any internal PHY be disabled.
While configured for loopback mode, receiver frame recognition algorithms
remain active and transmitted frames failing to meet acceptance criteria will
be dropped by the receiver.
RXACT
7
0
= Unimplemented or Reserved
Figure 11-3. Receive Control and Status (RXCTS)
6
0
0
MC9S12NE64 Data Sheet, Rev. 1.1
5
0
0
RFCE
NOTE
NOTE
4
0
3
0
0
PROM
2
0
CONMC
1
0
Freescale Semiconductor
BCREJ
0
0

Related parts for MC9S12NE64CPV