MT29F4G08ABBDAH4:D Micron Technology Inc, MT29F4G08ABBDAH4:D Datasheet - Page 8

no-image

MT29F4G08ABBDAH4:D

Manufacturer Part Number
MT29F4G08ABBDAH4:D
Description
MICMT29F4G08ABBDAH4:D 4G SLC NAND FLASH
Manufacturer
Micron Technology Inc

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT29F4G08ABBDAH4:D
Manufacturer:
MICRON
Quantity:
1 000
Part Number:
MT29F4G08ABBDAH4:D
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT29F4G08ABBDAH4:D
Manufacturer:
MICRON
Quantity:
20 000
General Description
Signal Descriptions
Table 1: Signal Definitions
PDF: 09005aef83b25735
m60a_4gb_nand.pdf – Rev. J 9/11 EN
I/O[15:0] (x16)
I/O[7:0] (x8)
Signal
R/B#2
LOCK
CE#2
WE#
WP#
DNU
R/B#
ALE
CE#
CLE
RE#
V
V
NC
CC
SS
1
Output
Supply
Supply
Input
Input
Input
Input
Input
Input
Input
Type
Notes:
I/O
Micron NAND Flash devices include an asynchronous data interface for high-perform-
ance I/O operations. These devices use a highly multiplexed 8-bit bus (I/Ox) to transfer
commands, address, and data. There are five control signals used to implement the
asynchronous data interface: CE#, CLE, ALE, WE#, and RE#. Additional signals control
hardware write protection and monitor device status (R/B#).
This hardware interface creates a low pin-count device with a standard pinout that re-
mains the same from one density to another, enabling future upgrades to higher densi-
ties with no board redesign.
A target is the unit of memory accessed by a chip enable signal. A target contains one or
more NAND Flash die. A NAND Flash die is the minimum unit that can independently
execute commands and report status. A NAND Flash die, in the ONFI specification, is
referred to as a logical unit (LUN). There is at least one NAND Flash die per chip enable
signal. For further details, see Device and Array Organization.
This device has an internal 4-bit ECC that can be enabled using the GET/SET features.
See Internal ECC and Spare Area Mapping for ECC for more information.
1. See Device and Array Organization for detailed signal connections.
Description
Address latch enable: Loads an address from I/O[7:0] into the address register.
Chip enable: Enables or disables one or more die (LUNs) in a target.
For the 16Gb device, CE# controls the first 8Gb of memory; CE2# controls the second 8Gb
of memory.
Command latch enable: Loads a command from I/O[7:0] into the command register.
When LOCK is HIGH during power-up, the BLOCK LOCK function is enabled. To disable the
BLOCK LOCK, connect LOCK to V
pull-down).
Read enable: Transfers serial data from the NAND Flash to the host system.
Write enable: Transfers commands, addresses, and serial data from the host system to the
NAND Flash.
Write protect: Enables or disables array PROGRAM and ERASE operations.
Data inputs/outputs: The bidirectional I/Os transfer address, data, and command infor-
mation.
Ready/busy: An open-drain, active-low output that requires an external pull-up resistor.
This signal indicates target array activity.
For the 16Gb device, R/B# indicates the status of the first 8Gb of memory; R/B# indicates
the status of the second 8Gb of memory.
V
V
No connect: NCs are not internally connected. They can be driven or left unconnected.
Do not use: DNUs must be left unconnected.
CC
SS
: Core ground connection
: Core power supply
2
4Gb, 8Gb, 16Gb: x8, x16 NAND Flash Memory
8
SS
during power-up, or leave it disconnected (internal
Micron Technology, Inc. reserves the right to change products or specifications without notice.
General Description
© 2009 Micron Technology, Inc. All rights reserved.

Related parts for MT29F4G08ABBDAH4:D