AFS600-FGG484 Actel, AFS600-FGG484 Datasheet - Page 167

FPGA - Field Programmable Gate Array 600K System Gates

AFS600-FGG484

Manufacturer Part Number
AFS600-FGG484
Description
FPGA - Field Programmable Gate Array 600K System Gates
Manufacturer
Actel
Datasheet

Specifications of AFS600-FGG484

Processor Series
AFS600
Core
IP Core
Maximum Operating Frequency
1098.9 MHz
Number Of Programmable I/os
172
Data Ram Size
110592
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
AFS-Eval-Kit, AFS-BRD600, FlashPro 3, FlashPro Lite, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
600 K
Package / Case
FPBGA-484
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AFS600-FGG484
Manufacturer:
Actel
Quantity:
135
Part Number:
AFS600-FGG484
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
AFS600-FGG484I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
AFS600-FGG484I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Part Number:
AFS600-FGG484K
Manufacturer:
Microsemi SoC
Quantity:
10 000
Selectable Skew between Output Buffer Enable/Disable Time
The configurable skew block is used to delay the output buffer assertion (enable) without affecting
deassertion (disable) time.
Figure 2-105 • Block Diagram of Output Enable Path
Figure 2-106 • Timing Diagram (option1: bypasses skew circuit)
Figure 2-107 • Timing Diagram (option 2: enables skew circuit)
(from FPGA core)
ENABLE (OUT)
Output Enable
ENABLE (OUT)
ENABLE (IN)
ENABLE (IN)
ENABLE (IN)
Less than
0.1 ns
(typical)
1.2 ns
Skew Circuit
R e v i s i o n 1
Skew Select
MUX
Less than
0.1 ns
Less than
0.1 ns
Actel Fusion Family of Mixed Signal FPGAs
ENABLE (OUT)
I/O Output
Buffers
2- 151

Related parts for AFS600-FGG484