71M6534-IGT/F Maxim Integrated Products, 71M6534-IGT/F Datasheet - Page 11

IC ENERY METER 3PH 128K 120-LQFP

71M6534-IGT/F

Manufacturer Part Number
71M6534-IGT/F
Description
IC ENERY METER 3PH 128K 120-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 71M6534-IGT/F

Mounting Style
SMD/SMT
Package / Case
LQFP-120
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6534-IGT/F
Manufacturer:
HONEYWELL
Quantity:
10
Part Number:
71M6534-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
71M6534-IGT/F
Manufacturer:
MAXIM/美信
Quantity:
20 000
require 1, 2, or 3 CK32 cycles. The number of CK32 cycles is determined by FIR_LEN[1:0].
The duration of each multiplexer state depends on the number of ADC samples processed by the FIR,
which is set by FIR_LEN[1:0]. Each multiplexer state will start on the rising edge of CK32. FIR conversions
1.2.3 A/D Converter (ADC)
A single delta-sigma A/D converter digitizes the voltage and current inputs to the 71M6533/71M6534. The
resolution of the ADC is programmable using the I/O RAM bits M40MHZ and M26MHZ (see
CE code must be tailored for use with the selected ADC resolution.
Initiation of each ADC conversion is controlled by MUX_CTRL as described in Section 1.1.1. At the end of
each ADC conversion, the FIR filter output data is stored into the CE RAM location determined by the MUX
selection.
1.2.4 FIR Filter
The finite impulse response filter is an integral part of the ADC and it is optimized for use with the multiplexer.
The purpose of the FIR filter is to decimate the ADC output to the desired resolution. At the end of each
ADC conversion, the output data is stored into the fixed CE RAM location determined by the multiplexer
selection as shown in
Rev 2
Table 1: Signals Selected for the ADC with SLOTn_SEL and SLOTn_ALTSEL (MUX_DIV[3:0] = 7)
Time
Slot
0
1
2
3
4
5
6
SLOT0_SEL[3:0]
SLOT1_SEL[3:0]
SLOT2_SEL[3:0]
SLOT3_SEL[3:0]
SLOT4_SEL[3:0]
SLOT5_SEL[3:0]
SLOT6_SEL[3:0]
SLOT7_SEL[3:0]
SLOT8_SEL[3:0]
SLOT9_SEL[3:0]
Register
Setting for [M40MHZ,
[00], [10] or [11]
Table
M26MHZ]
[01]
Regular Slot
3. FIR data is stored LSB justified, but shifted left by eight bits.
Number
Signal
Typical Selections
0
1
2
3
4
5
6
Table 2: ADC Resolution
FIR_LEN[1:0]
Signal for
ADC
VC
VA
VB
IC
ID
IA
IB
0
1
2
0
1
2
SLOT0_ALTSEL[3:0]
SLOT1_ALTSEL[3:0]
SLOT2_ALTSEL[3:0]
SLOT3_ALTSEL[3:0]
SLOT4_ALTSEL[3:0]
SLOT5_ALTSEL[3:0]
SLOT6_ALTSEL[3:0]
SLOT7_ALTSEL[3:0]
SLOT8_ALTSEL[3:0]
SLOT9_ALTSEL[3:0]
Register
FIR CE
Cycles
138
288
384
186
384
588
Alternate Slot
Resolution
18 bits
21 bits
22 bits
19 bits
22 bits
24 bits
Number
Signal
Typical Selections
A
B
1
3
4
5
6
Table
Signal for
2). The
TEMP
VBAT
ADC
VA
VB
VC
IC
ID
11

Related parts for 71M6534-IGT/F