MCF5214CVF66 Freescale Semiconductor, MCF5214CVF66 Datasheet - Page 741

IC MPU 32BIT COLDF 256-MAPBGA

MCF5214CVF66

Manufacturer Part Number
MCF5214CVF66
Description
IC MPU 32BIT COLDF 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF521xr
Datasheet

Specifications of MCF5214CVF66

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
142
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Package
256MA-BGA
Device Core
ColdFire
Family Name
MCF521x
Maximum Speed
66 MHz
Operating Supply Voltage
3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
142
Interface Type
QSPI/UART/I2C/CAN
On-chip Adc
8-chx10-bit
Number Of Timers
8
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5214CVF66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5214CVF66J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
B.3
Freescale Semiconductor
Table 33-27 on page
Table 33-27 on page
Table 33-27 on page
Table 33-27 on page
Table 33-27 on page
Table 33-27 on page
Table 33-27 on page
Table 33-28 on page
Table 33-28 on page
Throughout Manual Added MCF5281 device to manual. The MCF5281 implements half the Flash of the MCF5282.
Table A-3 on page
Table 6-12/6-16
Table 6-13/6-20
Figure 6-2/6-4
Table 2-2/2-7
Table 5-1/5-2
Table 5-1/5-3
33.13/33-21
Location
Location
1.1/1-1
33-25
33-25
33-25
33-25
33-25
33-25
33-25
33-27
33-27
A-3
Changes Between Rev. 1 and Rev. 2
Added timing diagrams and tables to
Changed the max value in spec 1 to “1/4.”
Changed the min value in spec 2 to “4.”
Changed the min value in spec 3 to “25.”
Changed the min value in spec 6 to “25.”
Changed the max value in spec 7 to “30.”
Changed the max value in spec 8 to “30.”
Changed the max value in spec 11 to “25.”
Changed the min value in spec D1 to “5.”
Changed the min value in spec D2 to “2.”
Changed offset for the copy of RAMBAR to “0x008.”
Replaced Figure 6-2, “CFM 512K Array Memory Map” and renamed it “CFM Array Memory Map”
Changed the description of real time debug support. It has only one user-visible hardware breakpoint
register.
Change the I field description to read: “Interrupt level mask. Defines the current interrupt level. Interrupt
requests are inhibited for all priority levels less than or equal to the current level, except the edge-sensitive
level 7 request, which cannot be masked.”
Replaced the description of PRI1 and PRI2.
Added note to the SPV bit description, “The BDE bit in the second RAMBAR register must also be set to
allow dual port access to the SRAM. For more information, see Section 8.4.2, ‘Memory Base Address
Register (RAMBAR).’”
Change value for page erase verify command to 0x06.
Change value for page erase verify command to 0x06.
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
Table B-2. Rev. 0.1 to Rev. 1 Changes (continued)
Table B-3. Rev. 1 to Rev. 2 Changes
Section 33.13, “Fast Ethernet AC Timing
Description
Description
Specifications.”
Revision History
B-5

Related parts for MCF5214CVF66