MPC561MZP56 Freescale Semiconductor, MPC561MZP56 Datasheet - Page 263

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC561MZP56

Manufacturer Part Number
MPC561MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC561MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Controller Family/series
POWER 5xx
No. Of I/o's
56
Ram Memory Size
31KB
Cpu Speed
56MHz
No. Of Timers
32
Embedded Interface Type
QSPI, SCI, UART
No. Of Pwm Channels
12
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Part Number:
MPC561MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC561MZP56
Manufacturer:
FREESCALE
Quantity:
852
Company:
Part Number:
MPC561MZP56
Quantity:
13
Part Number:
MPC561MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
6.1.11
When the FREEZE line is asserted, the clocks to the software watchdog, the periodic interrupt timer, the
real-time clock, the time base counter, and the decrementer can be disabled. This is controlled by the
associated bits in the control register of each timer. If programmed to stop during FREEZE assertion, the
counters maintain their values while FREEZE is asserted. The bus monitor remains enabled regardless of
this signal.
6.1.12
When the processor is set in a low-power mode (doze, sleep, or deep-sleep), the software watchdog timer
is frozen. It remains frozen and maintains its count value until the processor exits this state and resumes
executing instructions.
The periodic interrupt timer, decrementer, and time base are not affected by these low-power modes. They
continue to run at their respective frequencies. These timers are capable of generating an interrupt to bring
the MCU out of these low-power modes.
6.2
This section provides the MPC561/MPC563 memory map, register diagrams and bit descriptions of the
system configuration and protection registers.
6.2.1
The MPC561/MPC563 internal memory space can be assigned to one of eight locations.
Freescale Semiconductor
Clock
System
Memory Map and Register Definitions
Freeze Operation
Low Power Stop Operation
Memory Map
(SYPCR)
FREEZE
Disable
SWE
Clock
MPC561/MPC563 Reference Manual, Rev. 1.2
Divide By
Figure 6-10. SWT Block Diagram
2048
Service
SWSR
Logic
(SYPCR)
MUX
SWP
Reload
SWR/Decrementer
Rollover = 0
SWTC
System Configuration and Protection
16-bit
Time-out
or NMI
Reset
6-23

Related parts for MPC561MZP56