Z16F2811AL20SG Zilog, Z16F2811AL20SG Datasheet - Page 27

IC ZNEO MCU FLASH 128K 100LQFP

Z16F2811AL20SG

Manufacturer Part Number
Z16F2811AL20SG
Description
IC ZNEO MCU FLASH 128K 100LQFP
Manufacturer
Zilog
Series
Encore!® ZNEOr
Datasheets

Specifications of Z16F2811AL20SG

Core Processor
ZNEO
Core Size
16-Bit
Speed
20MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
76
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Processor Series
Z16F2x
Core
Zneo
Data Bus Width
16 bit
Data Ram Size
4 B
Interface Type
ESPI, I2C, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
76
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z16F2800100ZCOG
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
For Use With
770-1003 - ISP 4PORT FOR ZILOG ZNEO MCU269-4537 - DEV KIT FOR Z16F ZNEO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4533

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16F2811AL20SG
Manufacturer:
VISHAY
Quantity:
9 487
Part Number:
Z16F2811AL20SG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z16F2811AL20SG
Manufacturer:
ZILOG
Quantity:
20 000
Signal Descriptions
Table 2. Signal Descriptions
PS022008-0810
Signal Mnemonic
General-Purpose Input/Output Ports A–K
PA[7:0]
PB[7:0]
PC[7:0]
PD[7:0]
PE[7:0]
PF[7:0]
PG[7:0]
PH[3:0]
PJ[7:0]
PK[7:0]
External Interface
ADR[23:0]
DATA[15:0]
RD
Table 2
package styles, see
are multiplexed with GPIO pins. These signals are available as alternate functions on the
GPIO pins. For more details on the GPIO alternate functions, see
Output
on page 68.
describes the ZNEO signals. To determine the signals available for the specific
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
Pin Configurations
Description
Port A[7:0]: These pins are used for GPIO
Port B[7:0]: These pins are used for GPIO
Port C[7:0]: These pins are used for GPIO
Port D[7:0]: These pins are used for GPIO
Port E[7:0]: These pins are used for GPIO
Port F[7:0]: These pins are used for GPIO
Port G[7:0]: These pins are used for GPIO
Port H[3:0]: These pins are used for GPIO
Port J[7:0]: These pins are used for GPIO
Port K[7:0]: These pins are used for GPIO
Address bus: When the associated GPIO pins are configured for
alternate function and the external interface is enabled, these pins
function as output pin only. The address bus signals are driven to
0, when execution is out of internal program memory. The address
bus alternate functions are individually enabled and disabled.
Data bus: When the associated GPIO pins are configured for
alternate function and the external interface is enabled, these pins
functions as in put/output. The data bus alternate functions are
individually enabled and disabled. When Write operation is not
performed through the external interface, these signals are tri-
stated. The data bus is enabled as either 8-bits (DATA[7:0] only) or
16-bits (DATA[15:0]).
Read output: This pin is the Read output signal from the external
interface. Assertion of the RD signal indicates that the ZNEO CPU
is performing a Read operation from the external memory or
peripheral.
P R E L I M I N A R Y
on page 7. Most of the signals described in
Signal and Pin Descriptions
Product Specification
General-Purpose Input/
ZNEO
Z16F Series
Table 2
12

Related parts for Z16F2811AL20SG