DS705 XILINX [Xilinx, Inc], DS705 Datasheet - Page 43

no-image

DS705

Manufacturer Part Number
DS705
Description
XA Spartan-3A DSP Automotive FPGA Family Data Sheet
Manufacturer
XILINX [Xilinx, Inc]
Datasheet
Suspend Mode Timing
X-Ref Target - Figure 9
Table 45: Suspend Mode Timing Parameters
DS705 (v1.1) January 20, 2009
Product Specification
Notes:
1.
2.
Entering Suspend Mode
T
T
T
T
T
Exiting Suspend Mode
T
T
T
T
T
T
AWAKE_GWE1
AWAKE_GWE512
AWAKE_GTS1
AWAKE_GTS512
SUSPENDHIGH_AWAKE
SUSPENDFILTER
SUSPEND_GWE
SUSPEND_GTS
SUSPEND_DISABLE
SUSPENDLOW_AWAKE
SUSPEND_ENABLE
These parameters based on characterization.
For information on using the Suspend feature, see XAPP480, Using Suspend Mode in Spartan-3 Generation FPGAs.
Flip-Flops, Block RAM,
Symbol
R
SUSPEND Input
AWAKE Output
Distributed RAM
FPGA Outputs
FPGA Inputs,
Interconnect
Rising edge of SUSPEND pin to falling edge of AWAKE pin without glitch filter
(suspend_filter:No)
Adjustment to SUSPEND pin rising edge parameters when glitch filter
enabled (suspend_filter:Yes)
Rising edge of SUSPEND pin until FPGA output pins drive their defined
SUSPEND constraint behavior
Rising edge of SUSPEND pin to write-protect lock on all writable clocked
elements
Rising edge of the SUSPEND pin to FPGA input pins and interconnect
disabled
Falling edge of the SUSPEND pin to rising edge of the AWAKE pin. Does not
include DCM lock time.
Falling edge of the SUSPEND pin to FPGA input pins and interconnect re-
enabled
Rising edge of the AWAKE pin until write-protect lock released on all writable
clocked elements, using sw_clk:InternalClock and sw_gwe_cycle:1.
Rising edge of the AWAKE pin until write-protect lock released on all writable
clocked elements, using sw_clk:InternalClock and sw_gwe_cycle:512.
Rising edge of the AWAKE pin until outputs return to the behavior described
in the FPGA application, using sw_clk:InternalClock and sw_gts_cycle:1.
Rising edge of the AWAKE pin until outputs return to the behavior described
in the FPGA application, using sw_clk:InternalClock and
sw_gts_cycle:512.
Entering Suspend Mode
Figure 9: Suspend Mode Timing
t
SUSPEND_GWE
t
SUSPENDHIGH_AWAKE
t
SUSPEND_GTS
Description
www.xilinx.com
Defined by SUSPEND constraint
t
SUSPEND_DISABLE
XA Spartan-3A DSP Automotive FPGA Family Data Sheet
Exiting Suspend Mode
Blocked
Write Protected
t
SUSPEND_ENABLE
t
sw_gts_cycle
SUSPENDLOW_AWAKE
sw_gwe_cycle
+160
Min
3.7 to 109
t
AWAKE_GTS
4 to 108
+300
Typ
340
10
<5
67
14
57
14
7
t
AWAKE_GWE
DS705_09_061908
+600
Max Units
μs
μs
μs
μs
ns
ns
ns
ns
ns
ns
ns
43

Related parts for DS705