dspic33fj128gp204 Microchip Technology Inc., dspic33fj128gp204 Datasheet - Page 191

no-image

dspic33fj128gp204

Manufacturer Part Number
dspic33fj128gp204
Description
High-performance, 16-bit Digital Signal Controllers
Manufacturer
Microchip Technology Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
dspic33fj128gp204-E/ML
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
dspic33fj128gp204-E/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Company:
Part Number:
dspic33fj128gp204-E/PT
Quantity:
7
Part Number:
dspic33fj128gp204-I/ML
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
dspic33fj128gp204-I/ML
Manufacturer:
ST
0
Part Number:
dspic33fj128gp204-I/PT
Manufacturer:
MICROCHIP
Quantity:
148
Part Number:
dspic33fj128gp204-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
dspic33fj128gp204T-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
REGISTER 13-2:
© 2009 Microchip Technology Inc.
bit 15
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 15
bit 14
bit 13
bit 12-7
bit 6
bit 5-4
bit 3-2
bit 1
bit 0
Note 1: When 32-bit timer operation is enabled (T32 = 1) in the Timer Control (TxCON<3>) register, the TSIDL bit
TON
R/W-0
U-0
2: When the 32-bit timer operation is enabled (T32 = 1) in the Timer Control (TxCON<3>) register, these bits
(2)
must be cleared to operate the 32-bit timer in Idle mode.
have no effect.
TON: Timery On bit
1 = Starts 16-bit Timer
0 = Stops 16-bit Timer
Unimplemented: Read as ‘0’
TSIDL: Stop in Idle Mode bit
1 = Discontinue timer operation when device enters Idle mode
0 = Continue timer operation in Idle mode
Unimplemented: Read as ‘0’
TGATE: Timer
When TCS = 1:
This bit is ignored.
When TCS = 0:
1 = Gated time accumulation enabled
0 = Gated time accumulation disabled
TCKPS<1:0>: Timer
11 = 1:256 prescale value
10 = 1:64 prescale value
01 = 1:8 prescale value
00 = 1:1 prescale value
Unimplemented: Read as ‘0’
TCS: Timer
1 = External clock from TxCK pin
0 = Internal clock (F
Unimplemented: Read as ‘0’
TGATE
R/W-0
U-0
TxCON: TIMER CONTROL REGISTER (x = 3 OR 5)
(2)
x
Clock Source Select bit
‘1’ = Bit is set
x
W = Writable bit
Gated Time Accumulation Enable bit
TSIDL
R/W-0
R/W-0
(2)
OSC
TCKPS<1:0>
x
x
x
Input Clock Prescale Select bits
(1)
/2)
(1)
R/W-0
U-0
(2)
Preliminary
(2)
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U-0
U-0
(2)
(2)
U-0
U-0
x = Bit is unknown
TCS
R/W-0
U-0
(2)
DS70292C-page 189
U-0
U-0
bit 8
bit 0

Related parts for dspic33fj128gp204