dac1205d750 NXP Semiconductors, dac1205d750 Datasheet - Page 22

no-image

dac1205d750

Manufacturer Part Number
dac1205d750
Description
Dac1205d750 Dual 12-bit Dac, Up To 750 Msps; 4? And 8? Interpolating
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
DAC1205D750
Product data sheet
10.2.5 Recommended configuration
10.3.1 Dual-port mode
10.3.2 Interleaved mode
10.3 Input data
It is recommended that the following additional settings are used to obtain optimum
performance at up to 750 Msps
Table 31.
The setting applied to MODE_SEL (register 00h[3]; see
whether the DAC1205D750 operates in the Dual-port mode or in Interleaved mode (see
Table
Table 32.
The data input for Dual-port mode operation is shown in
DAC has its own independent data input. The data enters the input latch on the rising
edge of the internal clock signal and is transferred to the DAC latch.
The data input for the Interleaved mode operation is illustrated in
mode
Address
Dec
17
19
20
Bit 3 setting
0
1
Fig 5.
32).
operation”.
Dual-port mode
Recommended configuration
Mode selection
Q11 to Q0
Function
Dual port mode
Interleaved mode
All information provided in this document is subject to legal disclaimers.
I11 to I0
Hex
11h
13h
14h
Rev. 2 — 10 September 2010
Dual 12-bit DAC, up to 750 Msps; 4× and 8× interpolating
LATCH
LATCH
Q
I
00001010
01101100
01101100
Value
Bin
active
I11 to I0
active
2 ×
2 ×
FIR 1
FIR 1
2 ×
2 ×
FIR 2
FIR 2
Dec
10
108
108
Q11 to Q0
active
off
Table 10 on page
Figure 5 “Dual-port
DAC1205D750
2 ×
2 ×
Figure 6 “Interleaved
FIR 3
FIR 3
001aam195
© NXP B.V. 2010. All rights reserved.
Pin 41
Q11
SELIQ
Hex
0Ah
6Ch
6Ch
17) defines
mode”. Each
22 of 42

Related parts for dac1205d750