EPC16xxx Altera, EPC16xxx Datasheet - Page 26

no-image

EPC16xxx

Manufacturer Part Number
EPC16xxx
Description
(EPC4 / EPC8 / EPC16) Enhanced Configuration Devices
Manufacturer
Altera
Datasheet
Programming & Configuration File Support
Programming &
Configuration
File Support
2–26
Configuration Handbook, Volume 2
SAMPLE/PRELOAD 00 0101 0101 Allows a snapshot of the state of the enhanced configuration device pins
EXTEST
BYPASS
Table 2–10. Enhanced Configuration Device JTAG Instructions (Part 1 of 2)
JTAG Instruction
f
00 0000 0000 Allows the external circuitry and board-level interconnections to be tested
11 1111 1111 Places the 1-bit bypass register between the TDI and the TDO pins, which
OPCODE
Alternatively, a power monitoring circuit or a power good signal can be
used to keep the FPGA’s nCONFIG pin asserted low until both supplies
have stabilized. This ensures the correct power up sequence for
successful configuration.
The Quartus II development software provides programming support for
the enhanced configuration device and automatically generates the POF
files for the EPC4, EPC8, and EPC16 devices. In a multi-device project, the
software can combine the SOF files for multiple Stratix series, Cyclone
series, APEX II, APEX 20K, Mercury, ACEX 1K, and FLEX 10K FPGAs
into one programming file for the enhanced configuration device.
Refer to Using Altera Enhanced Configuration Devices, chapter 3 in volume
2 of the Configuration Handbook or the Software Settings section in the
Configuration Handbook for details on generating programming files.
Enhanced configuration devices can be programmed in-system through
its industry-standard 4-pin JTAG interface. The ISP feature in the
enhanced configuration device provides ease in prototyping and
updating FPGA functionality.
After programming an enhanced configuration device in-system, FPGA
configuration can be initiated by including the enhanced configuration
device’s JTAG INIT_CONF instruction
The ISP circuitry in the enhanced configuration device is compliant with
the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard that
allows concurrent ISP between devices from multiple vendors.
to be captured and examined during normal device operation and permits
an initial data pattern output at the device pins.
by forcing a test pattern at the output pins and capturing results at the
input pins.
allow the BST data to pass synchronously through a selected device to
adjacent devices during normal device operation.
Description
(Table
2–10).
Note (1)
Altera Corporation
August 2005

Related parts for EPC16xxx