ISP1562BE STEricsson, ISP1562BE Datasheet - Page 40

no-image

ISP1562BE

Manufacturer Part Number
ISP1562BE
Description
Manufacturer
STEricsson
Datasheet

Specifications of ISP1562BE

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
LQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1562BE
Manufacturer:
PHILIPS
Quantity:
11 200
Part Number:
ISP1562BE
Manufacturer:
NXP
Quantity:
4 000
Part Number:
ISP1562BE
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
ISP1562BE
Quantity:
7
Part Number:
ISP1562BEGA
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1562BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1562BEUM
Manufacturer:
IDT
Quantity:
388
Part Number:
ISP1562BEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
Table 51.
Address: Content of the base address register + 10h
[1]
Table 52.
Address: Content of the base address register + 10h
ISP1562_3
Product data sheet
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
31
30
29 to 7
The reserved bits should always be written with the reset value.
Symbol
MIE
OC
reserved
HcInterruptEnable - Host Controller Interrupt Enable register bit allocation
HcInterruptEnable - Host Controller Interrupt Enable register bit description
reserved
R/W
R/W
R/W
R/W
MIE
31
23
15
0
0
0
7
0
Description
Master Interrupt Enable:
0 — Ignore
1 — Enables interrupt generation by events specified in other bits of this register.
Ownership Change:
0 — Ignore
1 — Enables interrupt generation because of ownership change.
-
[1]
Writing logic 1 to a bit in this register sets the corresponding bit, whereas writing logic 0 to
a bit in this register leaves the corresponding bit unchanged. On a read, the current value
of this register is returned. The bit allocation is given in
A bit is set in the HcInterruptStatus register.
The corresponding bit in the HcInterruptEnable register is set.
The MIE (Master Interrupt Enable) bit is set.
RHSC
R/W
R/W
R/W
R/W
OC
30
22
14
0
0
0
6
0
FNO
R/W
R/W
R/W
R/W
29
21
13
0
0
0
5
0
Rev. 03 — 14 November 2008
R/W
R/W
R/W
R/W
UE
28
20
12
0
0
0
4
0
reserved
reserved
[1]
[1]
R/W
R/W
R/W
R/W
RD
27
19
11
0
0
0
3
0
reserved
[1]
Table
R/W
R/W
R/W
R/W
SF
26
18
10
0
0
0
2
0
HS USB PCI host controller
51.
WDH
R/W
R/W
R/W
R/W
25
17
0
0
9
0
1
0
© NXP B.V. 2008. All rights reserved.
ISP1562
R/W
R/W
R/W
R/W
SO
24
16
0
0
8
0
0
0
39 of 93

Related parts for ISP1562BE