MPC8544VTALF Freescale Semiconductor, MPC8544VTALF Datasheet - Page 93

MPU POWERQUICC III 783-PBGA

MPC8544VTALF

Manufacturer Part Number
MPC8544VTALF
Description
MPU POWERQUICC III 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8544VTALF

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
667MHz
Voltage
1V
Mounting Type
Surface Mount
Package / Case
783-FCPBGA
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Data Ram Size
32 KB
I/o Voltage
1.8 V, 3.3 V
Interface Type
I2C, HSSI, DUART
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8544VTALF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8544VTALFA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
19 Clocking
This section describes the PLL configuration of the MPC8544E. Note that the platform clock is identical
to the core complex bus (CCB) clock.
19.1
Table 63
specifications for the memory bus.
19.2
The CCB clock is the clock that drives the e500 core complex bus (CCB), and is also called the platform
clock. The frequency of the CCB is set using the following reset signals (see
Freescale Semiconductor
e500 core processor frequency
Notes:
1. Caution: The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK
2. The minimum e500 core frequency is based on the minimum platform frequency of 333 MHz.
Memory bus clock speed
Notes:
1. Caution: The CCB clock to SYSCLK ratio and e500 core to CCB clock ratio settings must be chosen such that the resulting
2. The memory bus speed is half of the DDR/DDR2 data rate, hence, half of the platform clock frequency.
SYSCLK frequency, e500 (core) frequency, and CCB clock frequency do not exceed their respective maximum or minimum
operating frequencies. Refer to
settings.
frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating
frequencies. Refer to
Characteristic
SYSCLK input signal
Binary value on LA[28:31] at power up
provides the clocking specifications for the processor cores and
Clock Ranges
CCB/SYSCLK PLL Ratio
MPC8544E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5
Section 19.2, “CCB/SYSCLK PLL Ratio,”
Characteristic
Table 63. Processor Core Clocking Specifications
Section 19.2, “CCB/SYSCLK PLL Ratio,”
Min
667
Table 64. Memory Bus Clocking Specifications
667 MHz
Max
667
Maximum Processor Core Frequency
Min
667
800 MHz
Max
800
and
Section 19.3, “e500 Core PLL Ratio,”
Min
667
1000 MHz
Maximum Processor Core
667, 800, 1000, 1067 MHz
and
Min
166
1000
Max
Section 19.3, “e500 Core PLL Ratio,”
Frequency
Table 64
Min
667
1067 MHz
Table
Max
266
1067
Max
provides the clocking
65):
MHz
MHz
Unit
for ratio settings.
Unit
for ratio
Notes
Notes
Clocking
1, 2
1, 2
93

Related parts for MPC8544VTALF