EP1S80B956C7N Altera, EP1S80B956C7N Datasheet - Page 341

IC STRATIX FPGA 80K LE 956-BGA

EP1S80B956C7N

Manufacturer Part Number
EP1S80B956C7N
Description
IC STRATIX FPGA 80K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S80B956C7N

Number Of Logic Elements/cells
79040
Number Of Labs/clbs
7904
Total Ram Bits
7427520
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S80B956C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S80B956C7N
Manufacturer:
ALTERA
0
Fast PLLs
Altera Corporation
July 2005
PLL5_OUT[3..0]p/n
PLL6_OUT[3..0]p/n
PLL11_OUT, CLK13n
PLL12_OUT, CLK6n
VCCA_PLL5
VCCG_PLL5
GNDA_PLL5
GNDG_PLL5
VCCA_PLL6
VCCG_PLL6
GNDA_PLL6
GNDG_PLL6
VCCA_PLL11
VCCG_PLL11
GNDA_PLL11
GNDG_PLL11
VCCA_PLL12
VCCG_PLL12
GNDA_PLL12
GNDG_PLL12
VCC_PLL5_OUTA
VCC_PLL5_OUTB
VCC_PLL6_OUTA
VCC_PLL6_OUTB
Table 1–9. Enhanced PLL Pins (Part 2 of 2)
Pin
Single-ended or differential pins driven by extclk[3..0] ports from PLL 5.
Single-ended or differential pins driven by extclk[3..0] ports from PLL 6.
Single-ended output pin driven by clk0 port from PLL 11.
Single-ended output pin driven by clk0 port from PLL 12.
Analog power for PLL 5. Connect this pin to 1.5 V, even if the PLL is not used.
Guard ring power for PLL 5. Connect this pin to 1.5 V, even if the PLL is not used.
Analog ground for PLL 5. You can connect this pin to the GND plane on the board.
Guard ring ground for PLL 5. You can connect this pin to the GND plane on the board.
Analog power for PLL 6. Connect this pin to 1.5 V, even if the PLL is not used.
Guard ring power for PLL 6. Connect this pin to 1.5 V, even if the PLL is not used.
Analog ground for PLL 6. You can connect this pin to the GND plane on the board.
Guard ring ground for PLL 6. You can connect this pin to the GND plane on the board.
Analog power for PLL 11. Connect this pin to 1.5 V, even if the PLL is not used.
Guard ring power for PLL 11. Connect this pin to 1.5 V, even if the PLL is not used.
Analog ground for PLL 11. You can connect this pin to the GND plane on the board.
Guard ring ground for PLL 11.You can connect this pin to the GND plane on the board.
Analog power for PLL 12. Connect this pin to 1.5 V, even if the PLL is not used.
Guard ring power for PLL 12. Connect this pin to 1.5 V, even if the PLL is not used.
Analog ground for PLL 12. You can connect this pin to the GND plane on the board.
Guard ring ground for PLL 12. You can connect this pin to the GND plane on the board.
External clock output V
and PLL5_OUT1n outputs from PLL 5.
External clock output V
and PLL5_OUT3n outputs from PLL 5.
External clock output V
and PLL5_OUT1n outputs from PLL 6.
External clock output V
and PLL5_OUT3n outputs from PLL 6.
Stratix devices contain up to eight fast PLLs and Stratix GX devices
contain up to four fast PLLs. Both device PLLs have high-speed
differential I/O interface ability along with general-purpose features.
Figure 1–17
shows a diagram of the fast PLL. This section discusses the
CCIO
CCIO
CCIO
CCIO
General-Purpose PLLs in Stratix & Stratix GX Devices
power for PLL5_OUT0p, PLL5_OUT0n, PLL5_OUT1p,
power for PLL5_OUT2p, PLL5_OUT2n, PLL5_OUT3p,
power for PLL5_OUT0p, PLL5_OUT0n, PLL5_OUT1p,
power for PLL5_OUT2p, PLL5_OUT2n, PLL5_OUT3p,
Description
Stratix Device Handbook, Volume 2
1–31

Related parts for EP1S80B956C7N