ISP1508BET STEricsson, ISP1508BET Datasheet - Page 27
ISP1508BET
Manufacturer Part Number
ISP1508BET
Description
Manufacturer
STEricsson
Datasheet
1.ISP1508BET.pdf
(87 pages)
Specifications of ISP1508BET
Lead Free Status / RoHS Status
Supplier Unconfirmed
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 27 of 87
- Download datasheet (475Kb)
NXP Semiconductors
ISP1508A_ISP1508B_2
Product data sheet
Fig 8.
Fig 9.
CLOCK
CLOCK
DATA[7:0]
DATA[7:0]
UART
CLOCK
mode
CLOCK
(1) Clock remains powered when the CLOCK_SUSPENDM register bit is logic 1.
(2) Clock is powered down when the CLOCK_SUSPENDM register bit is logic 0 (default).
(1) Clock remains powered when the CLOCK_SUSPENDM register bit is logic 1.
(2) Clock is powered down when the CLOCK_SUSPENDM register bit is logic 0 (default).
NXT
STP
DIR
(1)
(2)
UART
mode
Interface behavior when entering UART mode
Interface behavior when exiting UART mode
NXT
STP
(2)
DIR
(1)
TXCMD
(REGW)
UART mode signals
Rev. 02 — 13 March 2008
DATA
0000 0000
ISP1508A; ISP1508B
0001 0001
ULPI HS USB OTG transceiver
turnaround
turnaround
UART mode signals
© NXP B.V. 2008. All rights reserved.
synchronous
mode signals
004aaa867
004aaa865
26 of 86
Related parts for ISP1508BET
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet:
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet:
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet:
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet:
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet:
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet:
Part Number:
Description:
Manufacturer:
STEricsson
Datasheet: