LH28F640BFHE-PBTL70A Sharp Microelectronics, LH28F640BFHE-PBTL70A Datasheet - Page 17

no-image

LH28F640BFHE-PBTL70A

Manufacturer Part Number
LH28F640BFHE-PBTL70A
Description
Flash Mem Parallel 3V/3.3V 64M-Bit 4M x 16 70ns 48-Pin TSOP
Manufacturer
Sharp Microelectronics
Datasheet

Specifications of LH28F640BFHE-PBTL70A

Package
48TSOP
Cell Type
NOR
Density
64 Mb
Architecture
Sectored
Block Organization
Asymmetrical
Location Of Boot Block
Bottom
Typical Operating Supply Voltage
3|3.3 V
Sector Size
8KByte x 8|64KByte x 127
Timing Type
Asynchronous
Operating Temperature
-40 to 85 °C
Interface Type
Parallel

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LH28F640BFHE-PBTL70A
Manufacturer:
SHARP
Quantity:
1 000
Part Number:
LH28F640BFHE-PBTL70A 100
Manufacturer:
SHARP
Quantity:
20 000
SR.7 = WRITE STATE MACHINE STATUS (WSMS)
SR.15 - SR.8 = RESERVED FOR FUTURE
SR.6 = BLOCK ERASE SUSPEND STATUS (BESS)
SR.5 = BLOCK ERASE AND FULL CHIP ERASE
SR.4 = (PAGE BUFFER) PROGRAM AND
SR.3 = V
SR.2 = (PAGE BUFFER) PROGRAM SUSPEND
SR.1 = DEVICE PROTECT STATUS (DPS)
SR.0 = RESERVED FOR FUTURE ENHANCEMENTS (R)
ENHANCEMENTS (R)
WSMS
1 = Ready
0 = Busy
1 = Block Erase Suspended
0 = Block Erase in Progress/Completed
1 = Error in Block Erase or Full Chip Erase
0 = Successful Block Erase or Full Chip Erase
1 = Error in (Page Buffer) Program or OTP Program
0 = Successful (Page Buffer) Program or OTP Program
1 = V
0 = V
1 = (Page Buffer) Program Suspended
0 = (Page Buffer) Program in Progress/Completed
1 = Erase or Program Attempted on a
0 = Unlocked
15
R
7
Locked Block, Operation Abort
STATUS (BEFCES)
STATUS (PBPSS)
OTP PROGRAM STATUS (PBPOPS)
PP
PP
PP
LOW Detect, Operation Abort
OK
STATUS (VPPS)
BESS
14
R
6
BEFCES
13
R
5
Table 11. Status Register Definition
PBPOPS
12
R
4
LHF64FG8
Status Register indicates the status of the partition, not WSM
(Write State Machine). Even if the SR.7 is "1", the WSM may
be occupied by the other partition when the device is set to 2,
3 or 4 partitions configuration.
Check SR.7 to determine block erase, full chip erase, (page
buffer) program or OTP program completion. SR.6 - SR.1 are
invalid while SR.7="0".
If both SR.5 and SR.4 are "1"s after a block erase, full chip
erase, (page buffer) program, set/clear block lock bit, set
block lock-down bit, set partition configuration register
attempt, an improper command sequence was entered.
SR.3 does not provide a continuous indication of V
The WSM interrogates and indicates the V
Block Erase, Full Chip Erase, (Page Buffer) Program or OTP
Program command sequences. SR.3 is not guaranteed to
report accurate feedback when V
SR.1 does not provide a continuous indication of block lock
bit. The WSM interrogates the block lock bit only after Block
Erase, Full Chip Erase, (Page Buffer) Program or OTP
Program command sequences. It informs the system,
depending on the attempted operation, if the block lock bit is
set. Reading the block lock configuration codes after writing
the Read Identifier Codes/OTP command indicates block
lock bit status.
SR.15 - SR.8 and SR.0 are reserved for future use and should
be masked out when polling the status register.
VPPS
11
R
3
PBPSS
10
R
2
NOTES:
PP
≠V
DPS
R
9
1
PPH1
PP
, V
level only after
PPH2
Rev. 2.45
or V
PP
R
R
8
0
PPLK
level.
14
.

Related parts for LH28F640BFHE-PBTL70A