ADSP-BF527KBCZ-6 Analog Devices Inc, ADSP-BF527KBCZ-6 Datasheet - Page 16

ADSP-BF527 Processor,600Mhz,Ethernet,USB

ADSP-BF527KBCZ-6

Manufacturer Part Number
ADSP-BF527KBCZ-6
Description
ADSP-BF527 Processor,600Mhz,Ethernet,USB
Manufacturer
Analog Devices Inc
Series
Blackfin®r
Type
Fixed Pointr

Specifications of ADSP-BF527KBCZ-6

Interface
DMA, Ethernet, I²C, PPI, SPI, SPORT, UART, USB
Clock Rate
600MHz
Non-volatile Memory
ROM (32 kB)
On-chip Ram
132kB
Voltage - I/o
1.8V, 2.5V, 3.3V
Voltage - Core
1.10V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
289-CSPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
ADZS-BF527-MPSKIT - BOARD EVAL MEDIA PLAYER BF527ADZS-BF527-EZLITE - BOARD EVAL ADSP-BF527
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-BF527KBCZ-6
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-BF527KBCZ-6A
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
ADSP-BF527KBCZ-6A
Manufacturer:
ADI
Quantity:
210
Part Number:
ADSP-BF527KBCZ-6A
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-BF527KBCZ-6A
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-BF527KBCZ-6C2
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADSP-BF523/ADSP-BF525/ADSP-BF527
VOLTAGE REGULATION
The ADSP-BF523/ADSP-BF525/ADSP-BF527 provides an on-
chip voltage regulator that can generate processor core voltage
levels from an external supply.
nal components required to complete the power management
system.
The regulator controls the internal logic voltage levels and is
programmable with the voltage regulator control register
(VR_CTL) in increments of 50 mV. This register can be
accessed using the bfrom_SysControl() function in the on-chip
ROM. To reduce standby power consumption, the internal volt-
age regulator can be programmed to remove power to the
processor core while keeping I/O power supplied. While in the
hibernate state, all external supplies (V
V
buffers. V
operation. The voltage regulator can be activated from this
power-down state either through an RTC wakeup, a USB wake-
up, an ethernet wake-up, or by asserting the RESET pin, each of
which then initiates a boot sequence. The regulator can also be
disabled and bypassed at the user’s discretion.
The voltage regulator has two modes set by the VR
normal pulse width control of an external FET and the external
supply mode which can signal a power down during hibernate
to an external regulator. Set VR
regulator or set VR
the external mode VR
regulator is used, EXT_WAKE0 can control other power
sources in the system during the hibernate state. Both signals
are high-true for power-up and may be connected directly to the
low-true shutdown input of many common regulators. The
mode of the SS/PG (Soft Start/Power Good) signal also changes
according to the state of VR
tor, the SS/PG pin is Soft Start, and when using an external
Figure 5. ADSP-BF523/ADSP-BF525/ADSP-BF527 Voltage Regulator Circuit
NOTE: DESIGNER SHOULD MINIMIZE
TRACE LENGTH TO FDS9431A.
ADSP-BF522/ADSP-BF523/ADSP-BF524/ADSP-BF525/ADSP-BF526/ADSP-BF527
DDOTP
2.25V TO 3.6V
INPUT VOLTAGE
RANGE
100μF
+
LOW ESR
10μ F
) can still be applied, eliminating the need for external
INDUCTANCE WIRE
SHORT AND LOW-
DDRTC
100nF
FDS9431A
must be applied at all times for correct hibernate
(LOW-INDUCTANCE)
SEL
V
OUT
to GND to use the internal regulator. In
DDEXT
becomes EXT_WAKE1. If the internal
SEE H/W REFERENCE,
SYSTEM DESIGN CHAPTER,
TO DETERMINE VALUE
SEL
ZHCS1000
. When using an internal regula-
Figure 5
SEL
10μH
SET OF DECOUPLING
to V
CAPACITORS
100μF
DDEXT
DDEXT
100μF
shows the typical exter-
+
, V
+
to use an external
DDMEM
SEL
Rev. B | Page 16 of 88 | May 2010
, V
pin—the
DDUSB
VR
EXT_WAKE1
VR
GND
SS/
V
V
DDEXT
DDINT
OUT
SEL
,
regulator, it is Power Good. The Soft Start feature is recom-
mended to reduce the inrush currents and to reduce V
voltage overshoot when coming out of hibernate or changing
voltage levels. The Power Good (PG) input signal allows the
processor to start only after the internal voltage has reached a
chosen level. In this way, the startup time of the external
regulator is detected after hibernation. For a complete
description of Soft Start and Power Good functionality, refer
to the ADSP-BF52x Blackfin Processor Hardware Reference.
ADSP-BF522/ADSP-BF524/ADSP-BF526
VOLTAGE REGULATION
The ADSP-BF522/ADSP-BF524/ADSP-BF526 processor
requires an external voltage regulator to power the V
domain. To reduce standby power consumption, the external
voltage regulator can be signaled through EXT_WAKE0 or
EXT_WAKE1 to remove power from the processor core. These
identical signals are high-true for power-up and may be con-
nected directly to the low-true shut down input of many
common regulators. While in the hibernate state, all external
supplies (V
eliminating the need for external buffers. V
applied at all times for correct hibernate operation. The external
voltage regulator can be activated from this power down state
either through an RTC wakeup, a USB wakeup, an ethernet
wakeup, or by asserting the RESET pin, each of which then initi-
ates a boot sequence. EXT_WAKE0 or EXT_WAKE1 indicate a
wakeup to the external voltage regulator. The Power Good (PG)
input signal allows the processor to start only after the internal
voltage has reached a chosen level. In this way, the startup time
of the external regulator is detected after hibernation. For a
complete description of the Power Good functionality, refer to
the ADSP-BF52x Blackfin Processor Hardware Reference.
CLOCK SIGNALS
The processor can be clocked by an external crystal, a sine wave
input, or a buffered, shaped clock derived from an external
clock oscillator.
If an external clock is used, it should be a TTL compatible signal
and must not be halted, changed, or operated below the speci-
fied frequency during normal operation. This signal is
connected to the processor’s CLKIN pin. When an external
clock is used, the XTAL pin must be left unconnected.
Alternatively, because the processor includes an on-chip oscilla-
tor circuit, an external crystal may be used. For fundamental
frequency operation, use the circuit shown in
parallel-resonant, fundamental frequency, microprocessor-
grade crystal is connected across the CLKIN and XTAL pins.
The on-chip resistance between CLKIN and the XTAL pin is in
the 500 kΩ range. Further parallel resistors are typically not rec-
ommended. The two capacitors and the series resistor shown in
Figure 6
The capacitor and resistor values shown in
values only. The capacitor values are dependent upon the crystal
manufacturers’ load capacitance recommendations and the PCB
physical layout. The resistor value depends on the drive level
fine tune phase and amplitude of the sine frequency.
DDEXT
, V
DDMEM
, V
DDUSB
, V
DDOTP
) can still be applied,
DDRTC
Figure 6
Figure
must be
are typical
DDINT
6. A
DDINT

Related parts for ADSP-BF527KBCZ-6