PACCLK5406D-S-EVN Lattice, PACCLK5406D-S-EVN Datasheet - Page 3

no-image

PACCLK5406D-S-EVN

Manufacturer Part Number
PACCLK5406D-S-EVN
Description
Development Software ispClock5312S Eval 56020A Dev Mix Sig
Manufacturer
Lattice
Datasheet

Specifications of PACCLK5406D-S-EVN

Tool Type
Development Software Support
Core Architecture
CPLD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lattice Semiconductor
• QuickSTART Guide – Provides information on connecting the evaluation board, running the pre-loaded evalua-
The contents of this user’s guide include demo operation, programming instructions, top-level functional descrip-
tions of the evaluation board, descriptions of the on-board connectors, switches and a complete set of schematics
of the board. For a complete list of the various connections and interfaces used on the ispClock5400D Evaluation
Board, please refer to the schematics in Appendix A.
The ispClock5400D Evaluation Board is 100% lead free and RoHS compliant as Lattice Semiconductor Corpora-
tion is sensitive to environmental issues.
Additional resources relating to the ispClock5400D Evaluation Board are available on the Lattice web site. Go to:
www.latticesemi/.com/boards
as well as sample programs and links to other related items.
Figure 1. ispClock5400D Evaluation Board
Software Requirements
Install the following software before you begin developing designs for the ispClock5400D Evaluation Board:
• PAC-Designer
• Optional: ispLEVER
• Optional: ispVM™ System 17.5
source for various Lattice FPGA evaluation boards. The contents of this user’s guide include demo operation,
top-level functional descriptions of the various portions of the evaluation board, descriptions of the on-board con-
nectors, switches and a complete set of schematics.
tion demo.
®
5.2 (ispClock5406D support)
®
/Pro (LatticeECP3 support)
and navigate to the appropriate link. Updates to this document can be found there,
3
ispClock5400D Evaluation Board
User’s Guide

Related parts for PACCLK5406D-S-EVN