MCF5282CVF80 Freescale Semiconductor, MCF5282CVF80 Datasheet - Page 295

IC MPU 32BIT 66MHZ 256-MAPBGA

MCF5282CVF80

Manufacturer Part Number
MCF5282CVF80
Description
IC MPU 32BIT 66MHZ 256-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MCF528xr
Datasheet

Specifications of MCF5282CVF80

Core Processor
Coldfire V2
Core Size
32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, SPI, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
142
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
256-MAPBGA
Controller Family/series
ColdFire
Ram Memory Size
64KB
Embedded Interface Type
CAN, I2C, SPI, UART
No. Of Pwm Channels
8
Digital Ic Case Style
MAPBGA
Rohs Compliant
No
Package
256MA-BGA
Device Core
ColdFire
Family Name
MCF528x
Maximum Speed
80 MHz
Operating Supply Voltage
3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
150
Interface Type
CAN/Ethernet/I2C/QSPI/UART
On-chip Adc
8-chx10-bit
Number Of Timers
12
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5282CVF80
Manufacturer:
FREESCALE
Quantity:
12 388
Part Number:
MCF5282CVF80
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5282CVF80J
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.3.5
When DACR[IMRS] is set, a bus cycle initializes the mode register. If the mode register setting is read on
A[10:0] of the SDRAM on the first bus cycle, the bit settings on the corresponding processor address pins
must be determined while being aware of masking requirements.
Table 15-30
Next, this information is mapped to an address to determine the hexadecimal value.
Although A[31:20] corresponds to the address programmed in DACR0, according to how DACR0 and
DMR0 are initialized, bit 19 must be set to hit in the SDRAM. Thus, before the mode register bit is set,
DMR0[19] must be set to enable masking.
15.3.6
The following assembly code initializes the SDRAM example.
Freescale Semiconductor
Setting
Setting
(hex)
(hex)
Field
Field
Mode Register Initialization
Initialization Code
lists the desired initialization setting:
31
15
30
14
Processor Pins
MCF5282 and MCF5216 ColdFire Microcontroller User’s Manual, Rev. 3
29
13
A20
A19
A18
A17
A10
A11
A12
A13
A14
A15
A9
Table 15-31. Mode Register Mapping to A[31:0]
28
12
Table 15-30. Mode Register Initialization
27
11
SDRAM Pins
26
10
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
0000_100x_xxxx_xxxx
25
xxxx_xxxx_xxxx_000x
9
24
8
0000
0800
Mode Register Initialization
Reserved
Opmode
Opmode
CASL
CASL
CASL
23
7
WB
BT
BL
BL
BL
22
6
21
5
Synchronous DRAM Controller Module
20
4
X
0
0
0
0
0
1
0
0
0
0
19
3
18
2
17
1
16
V
0
15-23

Related parts for MCF5282CVF80